摘要(英) |
Our laboratory use Realistic Software-defined Radio platform to implement Digital Video Broadcasting Terrestrial(DVB-T) receiver. We combine FPGA and Radio Frequency module(AD9361) to finish SDR platform. In this thesis, we design baseband receiver for demodulation and Decoder DVB-T signal. This baseband receiver needs the digital signal processing units which are down sampling, time synchronizer, frequency synchronizer, Fast Fourier Transform processor, channel estimator, channel equalizer, symbol de-interleaver, soft decision, bit de-interleaver, Viterbi decoder, packet synchronizer, outer de-interleaver, Reed Solomon decoder, de-scrambler. The signal which is under demodulation and decoder is MPEG-2 Transport Stream, and we can play the video via VLC player.
First, we record DVB-T signal on Matlab and demodulate the signal. Furthermore, we design baseband digital signal processing units by using Verilog hardware description language and verify with iSim. Then, the real-time hardware is implemented and verified with SDR platform. After it is under demodulation and decoder, we are able to get MPEG-2 Transport Stream. We could play this Transport Stream to verify baseband receiver’s result.
|
參考文獻 |
[1] ETSI EN 300 744, Digital Video Broadcasting(DVB), Framing structure channel coding and modulation for digital terrestrial television. European Standard.
[2] R. Andraka, "A survey of CORDIC algorithms for FPGAs, " Proc. ACM/SIGDA Conf., pp.191 1998.
[3] C.H. Kuo, “Design and Implementation of Viterbi Decoder for Multi-Rate Convolutional Code in DVB-T System, ” National Central University, Master’s thesis, Jul. 2010.
[4] W.Y. Huang, “Design and FPGA Implementation of An Improved Inter-Carrier Interference Mitigation Scheme for OFDM System in High-Mobility Environment, ” National Central University, Master’s thesis, 2010.
[5] W.H. Tsai, “implement MPEG-2 multiplexer system on DVB-T, ” National Central University, Master’s thesis, Jul. 2007.
[6] F.S. Huang, “Design and Implementation of Synchronization System for DVB-T Receiver, ” National Central University, Master’s thesis, Jul. 2006.
[7] J. Song, Z. Yang, L. Yang, K. Gong, C. Pan, J. Wang and Y. Wu, "Technical review on Chinese digital terrestrial television broadcasting standard and measurements on some working modes," IEEE Trans. on Broadcasting, vol. 53, pp. 1-7, Mar. 2007.
[8] Y.M. Chen, I.Y. Kuo, “Design of lowpass filter for digital down converter in OFDM receivers, ” International Conference on Wireless Networks, Comm. and Mobile Computing, vol. 2, pp. 1094-1099, Hawaii, USA, Jun. 2005.
[9] Y.M. Chen, “Design of Digital Front-End for OFDM Receivers with Asynchronous IF Sampling“, IEEE APWCS, Korea, 2006.
[10] E.R. Berlekamp, “Bit-Serial Reed-Solomon Encoders, ”IEEE Trans. Inform. Theory, vol. IT-28, no. 6, pp. 869-874, Nov.1982.
[11] H.M. Shao, T.k. Truong, L.J. Deutsch, J.H.Yuen, and I.S. Reed, “A VLSI Design of a Pipeline Reed-Solomon Decoder, ”IEEE Tran. On Computers, vol. C-34, no. 5, pp. 393-402, May 1985.
[12] J.E.Volder,“The cordic trigonometric computing technique,” IRE Transactions on Electronic Computers, vol. EC-8, no. 3, pp. 330 –334, Sept.1959.
[13] 賴柏洲 and 林世欽,數位電視技術原理. 全華圖書,2014.
|