參考文獻 |
[1] Chi-Feng Wu, Chih-Tsun Huang, and Cheng-Wen Wu, “RAMSES: a fast memory fault simulator,” International Symposium on Defect and Fault Tolerance in VLSI Systems (DFT 1999), Nov. 1999, pp. 165-173.
[2] The International Technology Roadmap for Semiconductors 2005 (2005 ITRS Roadmap), Semiconductor Industry Association (SIA), Apr. 18-20, 2005, http://public.itrs.net.
[3] M. Cuviello, S. Dey, X. Bai, and Y. Zhao, “Fault Modeling and Simulation for Crosstalk in System-on-Chip Interconnects,” IEEE/ACM International Conference on Computer-Aided Design (ICCAD1999), Nov. 1999, pp. 297-303.
[4] W.-C. Lai, J.-R. Huang, and K.-T. Cheng, “Embedded-Software-Based Approach to Testing Crosstalk-Induced Faults at On-Chip Buses,” in Proc. IEEE on VLSI Test Symposium (VTS2001), May 2001, pp. 204-209.
[5] M. Redeker, B. F. Cockburn, and D. G. Elliott, “An Investigation into Crosstalk Noise in DRAM Structures,” in Proc. IEEE International Workshop on Memory Technology, Design and Testing (MTDT2002), July 2002, pp. 123-129.
[6] Ashok K. Sharma, Advanced Semiconductor Memories: Architectures, Designs, and Applications, Wiley-Interscience, Piscataway, NJ, 2003.
[7] K. Osada, Y. Saitoh, E. Ibe, and K. Ishibashi, “16.7 fA/cell Tunnel-Leakage-Suppressed 16 Mb SRAM for Handling Cosmic-Ray-Induced Multi-Errors,” IEEE International Solid-State Circuits Conference (ISSCC 2003) Digest of Technical Papers, Feb. 2003, pp. 302-494.
[8] Y. Watanabe, H. Wong, T. Kirihata, D. Kato, J. K. DeBrosse, and et al., “A 286 mm2 256 Mb DRAM with ×32 both-ends DQ,” IEEE Journal of Solid-State Circuits, Vol. 31, No. 4, April 1996, pp. 567-574.
[9] A. J. van de Goor, Testing Semiconductor Memories: Theory and Practice, John Wiley & Sons, Chichester, England, 1991.
[10] S. Hamdioui, and A. J. van de Goor, “Efficient Tests for Realistic Faults in Dual-Port SRAMs,” IEEE Transactions on Computers, May 2002, pp. 460-473.
[11] D.S. Suk and S.M. Reddy, "A March Test for Functional Faults in Semiconductors Random-Access Memories," IEEE Trans. on Computers, 1981, pp. 982-985.
[12] M. Sachdev, “Test and Testability Techniques for Open Defects in RAM Address Decoders,” in Proc. European Design and Test Conference, March 1996, pp. 428-434.
[13] R. Nair, "An Optimal Algorithm for Testing Stuck-at Faults Random Access Memories," IEEE trans. on Computers, Vol. C-28, No. 3, 1979, pp. 258-261.
[14] D.S. Suk and S.M. Reddy, "A March Test for Functional Faults in Semiconductors Random-Access Memories," IEEE Trans. on Computers, 1981, pp. 982-985.
[15] S. Hamdioui, A.J. van de Goor, "Experimental Analysis of Spot Defects in SRAMs: Realistic Fault Models and Tests," in Proc. Ninth IEEE Asian Test Symposium (ATS2000), 2000, pp. 131-138.
[16] S. Hamdioui, A. J. van de Goor, and M. Rodgers, “March SS: A Test for All Static Simple RAM Faults,” in Proc. IEEE International Workshop on Memory Technology, Design and Testing (MTDT 2002), July 2002, pp. 95-100. |