中大機構典藏-NCU Institutional Repository-提供博碩士論文、考古題、期刊論文、研究計畫等下載:Item 987654321/48570
English  |  正體中文  |  简体中文  |  全文筆數/總筆數 : 80990/80990 (100%)
造訪人次 : 41360293      線上人數 : 819
RC Version 7.0 © Powered By DSPACE, MIT. Enhanced by NTU Library IR team.
搜尋範圍 查詢小技巧:
  • 您可在西文檢索詞彙前後加上"雙引號",以獲取較精準的檢索結果
  • 若欲以作者姓名搜尋,建議至進階搜尋限定作者欄位,可獲得較完整資料
  • 進階搜尋


    請使用永久網址來引用或連結此文件: http://ir.lib.ncu.edu.tw/handle/987654321/48570


    題名: n-MOSFET元件製程調變之低頻雜訊分析;Low-Frequency Noise Analysis in Process Modification of n-MOSFETs
    作者: 蔡榮宗;Rong-Zong Tsai
    貢獻者: 電機工程研究所碩士在職專班
    關鍵詞: 氧化層缺陷密度;短通道效應;低頻雜訊;Oxide trap density;Short channel effect;Low-Frequency Noise
    日期: 2011-07-25
    上傳時間: 2012-01-05 14:58:03 (UTC+8)
    摘要: 本論文使用65奈米元件來探討偏壓和製程被變化時,在通道內的低頻雜訊的表現。汲極偏壓和閘極偏壓可被發現能夠分別的控制水平電場和垂直電場。因此,載子的速率和載子的遷移率將可被汲極和閘極的偏壓來改變。 當元件的通道被縮短時,當電壓被操作在臨界電壓附近,則低頻雜訊將有明顯的變化,短通道效應變的更為明顯。因此,低頻雜訊的變化可由基極的電壓來調整。當VSB被偏壓在0.5 V時,則低頻雜訊會被增加。相對的,當VSB被偏壓在-0.5 V時,則低頻雜訊會被降低。 雜訊的來源於二氧化矽與矽之間的懸浮鍵,此現象也可以稱為缺陷。缺陷可被特定的製程步驟來移除。我們發現在溫度1080 °C的nitridated gate oxide呈現很好的雜訊值數。用H2 annealing在溫度為425 °C呈現很好的雜訊值數。 口袋植入會沿著通道而創造不均勻的臨界電壓分佈。可發現有口袋植入的低頻雜訊會比沒口袋植入的來得高。相對的,在有口袋植入的Id-Vgs特性會顯現出好的次臨界電壓擺幅,尤其在短通道長度。在長通道長度沒有響影到Id-Vgs特性或低頻雜訊。 This thesis focuses on the low-frequency noise performance in a channel using a 65nm device when the bias and process is varied. The drain bias and gate bias was found to be able to control the horizontal electric field and vertical electric field, respectively. Therefore, the carrier velocity and carrier mobility are changed by the drain and gate bias. As the channel size was reduced, clear variations appeared in the low-frequency noise when the device operated near the threshold voltage. The short channel effect became more evident. Therefore, the low-frequency noise can be varied by the bulk voltage. The low-frequency noise increased when the VSB was biased at 0.5 V. By contrast, the VSB was biased at -0.5 V so that the low-frequency noise could be reduced. The noise stems from the dangling bond in the SiO2-Si interface. This phenomenon is also called a defect. The defect can be removed by specific fabrication processes. We found that the nitridated gate oxide has the best normalized noise power density when the temperature was 1080 °C. The H2 annealing showed the best normalized power density when the temperature was 425 °C. The halo implant can be used to create the non-uniform threshold voltage distribution along the channel. The low-frequency noise with the halo implant was higher than without the halo implant in a short channel. By contrast, the Id-Vgs characteristics with the halo implant show a better sub-threshold swing and off-state current than without the halo implant, especially in the short channel. The long channel had no impact on the Id-Vgs characteristics or the low-frequency noise.
    顯示於類別:[電機工程學系碩士在職專班] 博碩士論文

    文件中的檔案:

    檔案 描述 大小格式瀏覽次數
    index.html0KbHTML1027檢視/開啟


    在NCUIR中所有的資料項目都受到原著作權保護.

    社群 sharing

    ::: Copyright National Central University. | 國立中央大學圖書館版權所有 | 收藏本站 | 設為首頁 | 最佳瀏覽畫面: 1024*768 | 建站日期:8-24-2009 :::
    DSpace Software Copyright © 2002-2004  MIT &  Hewlett-Packard  /   Enhanced by   NTU Library IR team Copyright ©   - 隱私權政策聲明