English  |  正體中文  |  简体中文  |  全文筆數/總筆數 : 80990/80990 (100%)
造訪人次 : 41632822      線上人數 : 3782
RC Version 7.0 © Powered By DSPACE, MIT. Enhanced by NTU Library IR team.
搜尋範圍 查詢小技巧:
  • 您可在西文檢索詞彙前後加上"雙引號",以獲取較精準的檢索結果
  • 若欲以作者姓名搜尋,建議至進階搜尋限定作者欄位,可獲得較完整資料
  • 進階搜尋


    請使用永久網址來引用或連結此文件: http://ir.lib.ncu.edu.tw/handle/987654321/62071


    題名: 用於二維與三維系統晶片中記憶體之可靠度及良率改善技術;Reliability and Yield-Enhancement Techniques for Memories in 2D/3D System Chips
    作者: 李進福
    貢獻者: 國立中央大學電機工程學系
    關鍵詞: 電子電機工程
    日期: 2014-03-11
    上傳時間: 2014-03-11 15:11:02 (UTC+8)
    出版者: 行政院國家科學委員會
    摘要: 研究期間:10308~10407;With the advent integrated circuit (IC) technology, there are two major trends in the future of IC designs. One trend is to design advanced system-on-chip (SOC) following the Moore's Law. Another trend is to design a system chip with the three-dimensional integration technology using through-silicon vias (TSVs), we call the system chip as 3D IC. Undoubted, memory is a key component in either the SOC or the 3D IC. Furthermore, memories in these two types of ICs usually represent a significant portion of the chip area. Therefore, efficient reliability and yield-enhancement techniques should be developed for the memories in SOCs and 3D ICs. In this three-year project, we will develop effective test, yield-enhancement, and reliability-enhancement techniques for variation-tolerance SRAMs, 3D RAMs, and heterogeneous memories. Also, we will develop effective reliability-enhancement techniques for 3D DRAMs. Finally, we will develop a reliability and yield-enhancement design automation platform for heterogeneous memories.
    關聯: 財團法人國家實驗研究院科技政策研究與資訊中心
    顯示於類別:[電機工程學系] 研究計畫

    文件中的檔案:

    檔案 描述 大小格式瀏覽次數
    index.html0KbHTML301檢視/開啟


    在NCUIR中所有的資料項目都受到原著作權保護.

    社群 sharing

    ::: Copyright National Central University. | 國立中央大學圖書館版權所有 | 收藏本站 | 設為首頁 | 最佳瀏覽畫面: 1024*768 | 建站日期:8-24-2009 :::
    DSpace Software Copyright © 2002-2004  MIT &  Hewlett-Packard  /   Enhanced by   NTU Library IR team Copyright ©   - 隱私權政策聲明