English  |  正體中文  |  简体中文  |  Items with full text/Total items : 78111/78111 (100%)
Visitors : 30595115      Online Users : 211
RC Version 7.0 © Powered By DSPACE, MIT. Enhanced by NTU Library IR team.
Scope Tips:
  • please add "double quotation mark" for query phrases to get precise results
  • please goto advance search for comprehansive author search
  • Adv. Search
    HomeLoginUploadHelpAboutAdminister Goto mobile version

    Please use this identifier to cite or link to this item: http://ir.lib.ncu.edu.tw/handle/987654321/63093

    Title: 結合良率、可靠度與佈局考量的類比積體電路設計自動化與最佳化技術;Design Automation and Optimization for Analog Circuits with Yield, Reliability and Layout Consideration
    Authors: 劉建男
    Contributors: 國立中央大學電機工程學系
    Keywords: 電子電機工程
    Date: 2012-12-01
    Issue Date: 2014-03-17 14:18:51 (UTC+8)
    Publisher: 行政院國家科學委員會
    Abstract: 研究期間:10108~10207;With nanometer semiconductor technology, the device size is continuously shrinking. Due to smaller device sizes, the parameter variations and aging effects have more impacts on the chip performance, yield and reliability. Therefore, how to consider the process variation and aging effects in early design stages has become a hot research direction in recent years. The DFY techniques for digital circuits have been studied for several years. However, for more sensitive analog circuits, no systematic CAD techniques are available now. Therefore, in this project, we will try to develop automatic yield-aware and reliability-aware optimization methodologies for analog circuits to help designers generate high-quality circuits in a short time. The process variation and aging effects are often not considered in traditional design automation algorithms. Without yield consideration, those optimization algorithms typically push the system performance to some corners that are vulnerable to parametric variation. In this project, there are two primary research directions to solve this issue. The first research direction is to include the yield and reliability considerations such that the synthesis engine can optimize them simultaneously. After preliminary studies, we will try to extend the synthesis algorithms to support complex analog circuits. Although synthesis tools can shorten the design time for new design projects, current synthesis algorithms often take too much time in large circuits. Therefore, the second research direction is to develop behavior-level yield enhancement techniques for existing analog circuits with the consideration of process variation and aging effects. They can reduce the required computation time to support complex analog circuits. Finally, we will try to consider the layout effects into the proposed algorithms to improve the accuracy of synthesis results. Those synthesis results will also be verified with real chip implementation results. Hope this yield-aware and reliability-aware design automation platform can save considerable design time for analog circuits and improve the overall yield of SOC designs.
    Relation: 財團法人國家實驗研究院科技政策研究與資訊中心
    Appears in Collections:[電機工程學系] 研究計畫

    Files in This Item:

    File Description SizeFormat

    All items in NCUIR are protected by copyright, with all rights reserved.

    社群 sharing

    ::: Copyright National Central University. | 國立中央大學圖書館版權所有 | 收藏本站 | 設為首頁 | 最佳瀏覽畫面: 1024*768 | 建站日期:8-24-2009 :::
    DSpace Software Copyright © 2002-2004  MIT &  Hewlett-Packard  /   Enhanced by   NTU Library IR team Copyright ©   - 隱私權政策聲明