English  |  正體中文  |  简体中文  |  Items with full text/Total items : 65317/65317 (100%)
Visitors : 21272845      Online Users : 258
RC Version 7.0 © Powered By DSPACE, MIT. Enhanced by NTU Library IR team.
Scope Tips:
  • please add "double quotation mark" for query phrases to get precise results
  • please goto advance search for comprehansive author search
  • Adv. Search
    HomeLoginUploadHelpAboutAdminister Goto mobile version


    Please use this identifier to cite or link to this item: http://ir.lib.ncu.edu.tw/handle/987654321/8946


    Title: 系統晶片類比數位轉換器測試之數位信號處理程式庫;DSP Library for SOC ADC Testing
    Authors: 林宜宏;Yi-Horng Lin
    Contributors: 電機工程研究所
    Keywords: 類比數位轉換器;信號雜訊比;有效位元數;類比數位轉換器動態測試;ADC;SNR;ENOB;ADC Dynamic Testing
    Date: 2001-07-10
    Issue Date: 2009-09-22 11:38:08 (UTC+8)
    Publisher: 國立中央大學圖書館
    Abstract: 本論文中,我們提出一種架構在IEEE 1057,使用Histogram 及 FFT(The fast Fourier transform)方法,測試混合晶片內的類比數位轉換器(ADC)與訊號雜訊比(SNR)之量測方法。我們使用德州儀器(Texas Instruments) TMS320C62x EVM,來量測混合晶片(TLV320AIC22)內的類比數位轉換器(ADC)參數(Parameters),推論一式由取樣點數(Sampling point)、取樣頻率(Sampling frequency)、取樣週期數(Sampling cycle)與訊號雜訊比(SNR)關係,並由曲線圖得有效位元(ENB),符合在IEEE 1057測試混合晶片內的類比數位轉換器(ADC)有效位元(ENB)。 In this thesis, we will construct an IEEE 1057-1994 mixed signal circuit test library for mixed-signal SOC; use Histogram and FFT to measure. We will use Texas Instruments (TI) TMS 320c62x EVM, DSP processor and evaluation kit as the test vehicle. The test results include the relation between SNR and Number of Sampling, sampling frequency number of sampling cycle, ENOB.
    Appears in Collections:[電機工程研究所] 博碩士論文

    Files in This Item:

    File SizeFormat
    0KbUnknown617View/Open


    All items in NCUIR are protected by copyright, with all rights reserved.

    社群 sharing

    ::: Copyright National Central University. | 國立中央大學圖書館版權所有 | 收藏本站 | 設為首頁 | 最佳瀏覽畫面: 1024*768 | 建站日期:8-24-2009 :::
    DSpace Software Copyright © 2002-2004  MIT &  Hewlett-Packard  /   Enhanced by   NTU Library IR team Copyright ©   - Feedback  - 隱私權政策聲明