參考文獻 |
[1] J.-F. Li, “Transparent test methodologies for random access memories without/with ECC,” IEEE Trans. on Computer-Aided Design of Integrated Circuits and Systems, vol. 26, no. 10, pp. 1888–1893, Oct. 2007.
[2] J.-F. Li, R.-S. Tzeng, and C.-W. Wu, “Diagnostic data compression techniques for embedded memories with built-in self-test,” Jour. of Electronic Testing: Theory and Applications, vol. 18, no. 4-5, pp. 515–527, Aug.-Oct. 2002.
[3] J. T. Chen, J. Rajski, J. Khare, O. Kebichi, and W. Maly, “Enabling embedded memory diagnosis via test response compression,” in Proc. IEEE VLSI Test Symp. (VTS), Marina Del Rey, California, Apr. 2001, pp. 292–298.
[4] J. T. Chen, J. Khare, K. Walker, S. Shaikh, J. Rajski, and W. Maly, “Test response compression and bitmap encoding for embedded memories in manufacturing process monitoring,” in Proc. Int’l Test Conf. (ITC), Baltmore, Oct. 2001, pp. 258–267.
[5] R.-F. Huang, C.-L. Su, C.-W. Wu, Y.-J. Chang, and W.-C. Wu, “A memory built-in self-diagnosis design with syndrome compression,” in Proc. IEEE Int’l Workshop on Current & Defect Based Testing (DBT), Napa Valley, Apr. 2004, pp. 97–102.
[6] C.-L. Su, R.-F. Huang, C.-W. Wu, Y.-J. Chang, and S.-T. Lin, “Embedded memory diagnostic data compression using differential address,” in Proc. Int’l Symp. on VLSI Technology, Systems, and Applications: Design, Automation and Test (VLSITSA- DAT), Hsinchu, Apr. 2005, pp. 20–23.
[7] C.-T. Huang, J.-R. Huang, C.-F. Wu, C.-W. Wu, and T.-Y. Chang, “A programmable BIST core for embedded DRAM,” IEEE Design & Test of Computers, vol. 16, no. 1, pp. 59–70, Jan.-Mar. 1999.
[8] P. Camurati, P. Prinetto, M. S. Reorda, S. Barbagallo, A. Burri, and D. Medina, “Industrial BIST of embedded RAMs,” IEEE Design & Test of Computers, vol. 12, no. 3, pp. 86–95, Fall 1995.
[9] C.-W. Wang, C.-F. Wu, J.-F. Li, C.-W. Wu, T. Teng, K. Chiu, and H.-P. Lin, “A built-in self-test and self-diagnosis scheme for embedded SRAM,” Jour. of Electronic Testing: Theory and Applications, vol. 18, no. 6, pp. 637–647, Dec. 2002.
[10] R. Rajsuman, “Design and test of large embedded memories: an overview,” IEEE Design & Test of Computers, vol. 18, no. 3, pp. 16–27, May 2001.
[11] Y. Zorian and S. Shoukourian, “Embedded-memory test and repair: Infrastructure IP for SoC yield,” IEEE Design & Test of Computers, vol. 20, no. 3, pp. 58–66, May-June 2003.
[12] B. W. Johnson, Design and Analysis of Fault Tolerant Digital Systems. Reading, Massachusetts: Addison-Wesley, 1989.
[13] M. Nicolaidis, “Design for soft error mitigation,” IEEE Trans. on Device and Meterials Reliability, vol. 5, no. 3, pp. 405–418, 2005.
[14] E. J. Marinissen, B. Prince, D. Keitel-Schulz, and Y. Zorian, “Challenges in embedded memory design and test,”in Proc. Conf. Design, Automation, and Test in Europe DATE), 2005, pp. 722–777.
[15] M. Nicolaidis, “Transparent BIST for RAMs,” in Proc. Int’l Test Conf. (ITC), 1992, pp. 598–607.
[16] ——, “Theory of transparent BIST for RAMs,” IEEE Trans. on Computers, vol. 45, no. 10, pp. 1141–1156, Oct. 1996.
[17] V. Yarmolik and M. Karpovski, “Transparent memory testing for pattern-sensitive faults,” in Proc. Int’l Test Conf. (ITC), 1994, pp. 860–869.
[18] M. Karpovski and V. Yarmolik, “Transparent memory BIST,” in Proc. IEEE Int’l Workshop on Memory Technology, Design and Testing (MTDT), 1994, pp. 106–111.
[19] B. F. Cockburn and Y.-F. N. Sat, “A transparent built-in self-test scheme for detecting single V-coupling faults in RAMs,” in Proc. IEEE Int’l Workshop on Memory Technology, Design and Testing (MTDT), 1994, pp. 119–124.
[20] ——, “Synthesized transparent BIST for detecting scrambled pattern-sensitive faults in RAMs,” in Proc. Int’l Test Conf. (ITC), Oct. 1995, pp. 23–32.
[21] V. N. Yarmolik and S. ellebrand, “Symmetric transparent BIST for RAMs,” in Proc. Conf. Design, Automation, and Test in Europe (DATE), 1999, pp. 702–707.
[22] S. Demidenko, A. J. van de Goor, S. Henderson, and P. Knoppers, “Simulation and development of short transparent tests for RAM,” in IEEE Asian Test Symp. (ATS), 2001, pp. 164–169.
[23] D. Huang and W. Jone, “A parallel transparent BIST method for embedded memory arrays by tolerating redundant operations,” IEEE Trans. on Computer-Aided Design of Integrated Circuits and Systems, vol. 21, no. 5, pp. 617–628, May 2002.
[24] H.-S. Kim and S. Kang, “DPSC SRAM transparent test algorithm,” in IEEE Asian Test Symp. (ATS), Nov. 2002, pp. 145–150.
[25] K. Thaller and A. Steininger, “A transparent online memory test for simultaneous detection of functional faults and soft errors in memories,” IEEE Trans. Reliability, vol. 52, no. 4, pp. 413–422, Dec. 2003.
[26] A. P. Zankovich, V. N. Yarmolik, and B. Sokol, “Automatic generation of symmetric transparent March memory tests,” in Proc. IEEE Int. CAD systems in Microelectronics, 2003, pp. 226–229.
[27] J.-F. Li and T.-W. Tseng, “An efficient transparent test scheme for word-oriented memories,”in Proc. Conf. Design, Automation, and Test in Europe (DATE), Munich, Mar. 2005.
[28] R. P. Treuer and V. K. Agarwal, “Built-in self-diagnosis for repairable embedded RAMs,” IEEE Design & Test of Computers, vol. 10, no. 2, pp. 24–33, June 1993.
[29] D. Appello, V. Tancorre, P. Bernardi, M. Grosso, M. Rebaudengo, and M. Reorda, “Embedded memory diagnosis: an industrial workflow,” in Proc. Int’l Test Conf. (ITC), Santa Clara, Oct 2006, pp. 1–9.
[30] T. Kawagoe, J. Ohtani, M. Niiro, T. Ooishi, M. Hamada, and H. Hidaka, “A built-in self-repair analyzer (CRESTA) for embedded DRAMs,” in Proc. Int’l Test Conf. (ITC), 2000, pp. 567–574.
[31] D. Xiaogang, S. M. Reddy, W.-T. Cheng, J. Rayhawk, and N. Mukherjee, “At-speed built-in self-repair analyzer for embedded word-oriented memories,” in International Conference on VLSI Design, 2004, pp. 895–900.
[32] S. Nakahara, K. Higeta, M. Kohno, T. Kawamura, and K. Kakitani, “Built-in self-test for GHz embedded SRAMs using flexible pattern generator and new repair algorithm,”in Proc. Int’l Test Conf. (ITC), 1999, pp. 301–310.
[33] D. K. Bhavsar, “An algorithm for row-column self-repair of RAMs and its implementation in the Alpha 21264,” in Proc. Int’l Test Conf. (ITC), Atlantic City, Sept. 1999, pp. 311–318.
[34] C.-T. Huang, C.-F. Wu, J.-F. Li, and C.-W. Wu, “Built-in redundancy analysis for memory yield improvement,” IEEE Trans. on Reliability, vol. 52, no. 4, pp. 386–399, Dec. 2003.
[35] J.-F. Li, J.-C. Yeh, R.-F. Huang, C.-W. Wu, P.-Y. Tsai, A. Hsu, and E. Chow, “A built-in self-repair scheme for semiconductor memories with 2-D redundancy,” in Proc. Int’l Test Conf. (ITC), Charlotte, Sept. 2003, pp. 393–402.
[36] S.-K. Lu, Y.-C. Tsai, C.-H. Hsu, K.-H. Wang, and C.-W. Wu, “Efficient built-in redundancy analysis for embedded memories with 2-D redundancy,” IEEE Trans. on VLSI Systems, vol. 14, no. 1, pp. 34–42, Jan. 2006.
[37] Y. Zorian, “Embedded infrastructure IP for SOC yield improvement,” in Proc. IEEE/ACM Design Automation Conf. (DAC), New Orleans, June 2002, pp. 709–712.
[38] C.-L. Su, R.-F. Huang, and C.-W. Wu, “A processor-based built-in self-repair design for embedded memories,” in Proc. 12th IEEE Asian Test Symp. (ATS), Xian, Nov. 2003, pp. 366–371.
[39] T.-W. Tseng, J.-F. Li, C.-C. Hsu, A. Pao, K. Chiu, and E. Chen, “A reconfigurable built-in self-repair scheme for multiple repairable RAMs in SOCs,” in Proc. Int’l Test Conf. (ITC), Santa Clara, Oct 2006, Paper 30.2, pp. 1–8.
[40] C.-D. Huang, J.-F. Li, and T.-W. Tseng, “ProTaR: an infrastructure IP for repairing RAMs in SOCs,” IEEE Trans. on VLSI Systems, vol. 15, no. 10, pp. 1135–1143, Oct. 2007.
[41] T.-W. Tseng and J.-F. Li, “A shared parallel built-in self-repair scheme for random access memories in SOCs,” in Proc. Int’l Test Conf. (ITC), Santa Clara, Oct 2008, pp. 1–9.
[42] A. Benso, S. Chiusano, G. Di Natale, and P. Prinetto, “An on-line BIST RAM architecture with self-repair capabilities,” IEEE Trans. on Reliability, vol. 51, no. 1, pp. 123–128, Mar. 2002.
[43] M. Nicolaidis, N. Achouri, and L. Anghel, “A diversified memory built-in self-repair approach for nanotechnologies,” in Proc. IEEE VLSI Test Symp. (VTS), Apr. 2004, pp. 313–318.
[44] C.-L. Su, Y.-T. Yeh, and C.-W.Wu, “An integrated ECC and redundancy repair scheme for memory,” in Proc. IEEE Int’l Symp. on Defect and Fault Tolerance in VLSI Systems (DFT), Monterey, CA, Oct. 2005, pp. 81–89.
[45] R. W. Hamming, “Error detecting and error correcting codes,” Bell System Tech. J., vol. XXVI, no. 2, pp. 147–160, Apr. 1950.
[46] K. Chankraborty and P. Mazumder, Fault-Tolerance and Reliability Techniques for High-Density Random-Acess Memories. Upper Saddle River, NJ: Prentice-Hall Inc., 2005.
[47] A. J. van de Goor, “Using march tests to test SRAMs,” IEEE Design & Test of Computers, vol. 10, no. 1, pp. 8–14, Mar. 1993.
[48] I. Mrozek and V. N. Yarmolik, “MATS+ transparent memory test for pattern sensitive fault detection,” in Proc. of the 15th Int’l Conf. Mixed Design of Integrated Circuits and Systems(MIXDES), June 2008, pp. 493–498.
[49] I. Voyiatzis, “An accumulator-based compaction scheme for online BIST of RAMs,”IEEE Trans. on VLSI Systems, vol. 16, no. 9, pp. 1248–1251, Sept. 2008.
[50] B. Nadeau-Dostie, A. Silburt, and V. K. Agarwal, “A serial interfacing technique for external and built-in self-testing of embedded memories,” IEEE Design & Test of Computers, vol. 7, no. 2, pp. 56–64, Apr. 1990.
[51] V. N. Yarmolik, S. Hellebrand, and H. Wunderlich, “Self-adjusting output data compression: an efficient BIST technique for RAMs,” in Proc. Conf. Design, Automation, and Test in Europe (DATE), 1998, pp. 173–179.
[52] S. Hellebrand, H. Wunderlich, A. Ivaniuk, Y. Klimets, and V. N. Yarmolik, “Error detecting refreshment for embedded DRAMs,” in Proc. IEEE VLSI Test Symp. (VTS), 1999, pp. 384–390.
[53] ——, “Efficient online and offline testing of embedded DRAMs,” IEEE Trans. on Computers, vol. 51, no. 7, pp. 801–809, July 2002.
[54] N. Mukherjee, A. Pogiel, J. Rajski, and J. Tyszer, “High throughput diagnosis via compression of failure data in embedded memory BIST,” in Proc. Int’l Test Conf. (ITC), Santa Clara, Oct 2008, pp. 1–10.
[55] S. Boutobza, M. Nicolaidis, K. M. Lamara, and A. Costa, “A transparent based programmable memory BIST,” in Proc. IEEE European Test Symp. (ETS), May 2006, pp. 89–96.
[56] S. Elkind and D. Siewiorek, “Reliability and performance of error-correcting memory and register arrays,” IEEE Trans. on Computers, vol. C-29, no. 10, pp. 920–927, Oct. 1980.
[57] M. Blaum, R. Goodman, and R. McEliece, “The reliability of single-error protected computer memories,” IEEE Trans. on Computers, vol. 37, no. 1, pp. 114–119, Jan 1988.
[58] A. Saleh, J. Serrano, and J. Patel, “Reliability of scrubbing recovery-techniques for memory systems,” IEEE Trans. on Reliability, vol. 39, no. 1, pp. 114–122, Apr. 1990.
[59] R. Goodman and M. Sayano, “The reliability of semiconductor RAM memories with on-chip error-correction coding,” IEEE Trans. on Information Theory, vol. 37, no. 3, pp. 884–896, May 1991.
[60] R.-F. Huang, J.-F. Li, J.-C. Yeh, and C.-W.Wu, “A simulator for evaluating redundancy analysis algorithms of repairable embedded memories,” in Proc. IEEE Int’l Workshopon Memory Technology, Design and Testing (MTDT), Isle of Bendor, France, July 2002, pp. 68–73.
[61] L.-T. Wang, C.-W. Wu, and X. Wen, Design for Testability: VLSI Test Principles and Architectures. San Francisco: Elsevier (Morgan Kaufmann), 2006.
[62] J. Gatej, S. Lee, C. Pyron, and R. Raina, “Evaluating ATE features in terms of test escape rates and other cost of test culprits,” in Proc. Int’l Test Conf. (ITC), Santa Clara, Oct 2002, pp. 1040–1049.
[63] R. Rajsuman, N. Masuda, and K. Yamashita,“Architecture and design of an open ATE to incubate the development of third-party instruments,” IEEE Transactions on Instrumentation and Measurement, vol. 54, no. 5, pp. 1678–1698, Oct. 2005.
[64] H. Eberle, A. Wander, and N. Gura, “Testing systems wirelessly,” in Proc. IEEE VLSI Test Symp. (VTS), Apr. 2004, pp. 335–340.
[65] C.-W. Wu, C.-T. Huang, S.-Y. Huang, P.-C. Huang, T.-Y. Chang, and Y.-T. Hsing, “The HOY tester—Can IC testing go wireless?” in Proc. Int’l Symp. on VLSI Design, Automation, and Test (VLSI-DAT), Hsinchu, Apr. 2006, pp. 183–186.
[66] P.-K. Chen, Y.-T. Hsing, and C.-W. Wu, “On feasibility of HOY—a wireless test methodology for VLSI chips and wafers,” in Proc. Int’l Symp. on VLSI Design, Automation, and Test (VLSI-DAT), Hsinchu, Apr. 2006, pp. 243–246.
[67] C.-W. Wu, “How far can we go in wireless testing of memory chips and wafers?” in Proc. IEEE Int’l Workshop on Memory Technology, Design and Testing (MTDT), Dec. 2007, pp. 31–32.
|