English  |  正體中文  |  简体中文  |  全文筆數/總筆數 : 78852/78852 (100%)
造訪人次 : 38473879      線上人數 : 235
RC Version 7.0 © Powered By DSPACE, MIT. Enhanced by NTU Library IR team.
搜尋範圍 查詢小技巧:
  • 您可在西文檢索詞彙前後加上"雙引號",以獲取較精準的檢索結果
  • 若欲以作者姓名搜尋,建議至進階搜尋限定作者欄位,可獲得較完整資料
  • 進階搜尋


    請使用永久網址來引用或連結此文件: http://ir.lib.ncu.edu.tw/handle/987654321/10286


    題名: 具自我校正之高解析度抖動量測電路應用於高速串列傳輸系統;On-Chip High Resolution Jitter Measurement Circuit with Self-Calibration Technique for High-Speed Serial Link
    作者: 張志宇;Chih-yu Chang
    貢獻者: 電機工程研究所
    關鍵詞: 時間放大電路;抖動量測電路;內建測試電路;time amplifier;jitter measurement;BIST
    日期: 2008-11-03
    上傳時間: 2009-09-22 12:10:49 (UTC+8)
    出版者: 國立中央大學圖書館
    摘要: 在半導體製程技術不斷的演進之下,積體電路已朝單晶片化的系統整合方式發展,當系統整合於同一晶片上時,電路在時序上的掌握就變得相當重要,若時脈的抖動量過大或具相位偏移時,會造成系統在操作上的錯誤。因此在系統上便會選擇鎖相迴路來當作參考時脈來源,但就目前單晶片化的趨勢與操作速度的提升,要直接對鎖相迴路的輸出時脈信號抖動量進行量測已變成相當困難,此外利用外部儀器量測不僅需花費高額的成本,且儀器所引發的雜訊也使得測試結果受到影響,基於上述理由,內建自我測試電路便因此而產生。 本論文提出的「具自我校正之高解析度抖動量測電路應用於高速串列傳輸系統」以提高量測解析度、減少面積消耗、降低製程變異影響為設計目標。以往量測電路皆需要一組額外信號來當作參考信號源且有元件不匹配的問題,本論文利用自我取樣的方法搭配游標尺環形振盪器的作法來消除參考信號源與電路不匹配的問題,同時也能降低面積的消耗,此外為了能量測到在高速串列傳輸系統中時脈信號的微小抖動量,在電路中再加上時間放大電路來增加量測的精準度,然而製程變異也會對量測結果造成影響,因此電路中額外再加上第一級自動校正電路與第二級校正電路來補償製程變異的影響。 本次抖動量測電路是利用UMC90nm 1P9M製程來設計,可量測到3GHz的時脈抖動量,整體電路的解析度為2.0ps,功率消耗約為11.43mW。 As the improvement of semiconductor technology, VLSI circuit has developed in a system on chip (SoC). When system integrated into a chip, the clock synchronous problem of SoC would become very important. If the clock jitter is excessive or phase deviation, the mistakes of system operation will be generated. In view of this problem, clock synchronization circuits such as PLLs and DLLs will be used the clock source. But on a tendency toward SoC system and high operating speed, it is difficult to measure the output clock jitter of the PLL circuit directly. In addition, using external measuring equipments not only need to take the high cost of equipment and noise caused by the test results also affected. For these reasons, the built-in self-test circuitry for clock jitter measurement can be produced. This thesis on-chip high resolution jitter measurement circuit with self-calibration technique for high-speed serial link is proposed to improve the measurement resolution. It can reduce the measurement circuit area and reduce process variation effect. The conventional jitter measurement circuits need an additional signal as the reference source. In this thesis, the use of self-refereed method with vernier ring oscillator can eliminate the problems of the reference source. It also reduces the circuit mismatch and the chip area. In addition, in order to measure the tiny clock jitter in high-speed serial link, the proposed circuit uses the time amplifier circuit to increase the high accuracy. However, process variation will also influence the measure results. Therefore, the first auto-calibration and second calibration circuits are used to compensate the process variation. This jitter measurement circuit is designed in UMC90nm 1P9M process. It can measure the 3GHz clock jitter. The resolution of the overall circuit is 2.0ps and power consumption is about 11.43mW.
    顯示於類別:[電機工程研究所] 博碩士論文

    文件中的檔案:

    檔案 大小格式瀏覽次數


    在NCUIR中所有的資料項目都受到原著作權保護.

    社群 sharing

    ::: Copyright National Central University. | 國立中央大學圖書館版權所有 | 收藏本站 | 設為首頁 | 最佳瀏覽畫面: 1024*768 | 建站日期:8-24-2009 :::
    DSpace Software Copyright © 2002-2004  MIT &  Hewlett-Packard  /   Enhanced by   NTU Library IR team Copyright ©   - 隱私權政策聲明