中大機構典藏-NCU Institutional Repository-提供博碩士論文、考古題、期刊論文、研究計畫等下載:Item 987654321/2807
English  |  正體中文  |  简体中文  |  Items with full text/Total items : 80990/80990 (100%)
Visitors : 41257226      Online Users : 517
RC Version 7.0 © Powered By DSPACE, MIT. Enhanced by NTU Library IR team.
Scope Tips:
  • please add "double quotation mark" for query phrases to get precise results
  • please goto advance search for comprehansive author search
  • Adv. Search
    HomeLoginUploadHelpAboutAdminister Goto mobile version


    Please use this identifier to cite or link to this item: http://ir.lib.ncu.edu.tw/handle/987654321/2807


    Title: 奈米尺度薄膜轉移技術;A nano-thick layer transfer technology
    Authors: 張朝喨;Chao-Liang Chang
    Contributors: 機械工程研究所
    Keywords: 離子佈植;非等向性蝕刻;Anisotropic Etching;Ion implantation
    Date: 2006-06-06
    Issue Date: 2009-09-21 11:56:37 (UTC+8)
    Publisher: 國立中央大學圖書館
    Abstract: 自從電晶體發明以來,電子元件(Device)逐年的減少尺寸大小與增快調變速度已成為既定的目標,由於電晶體發展如此快速,不僅帶動半導體產業發展,更加速資訊、通訊等相關產業蓬勃發展。絕緣層矽晶(Silicon on Insulator;SOI技術)是一種與CMOS的隔離有關的新技術,今日CMOS元件已進入小於100奈米領域,寄生電容的效應亦不可忽視,使絕緣層矽晶結構的特殊優點有發揮的空間,而逐漸受到各方的矚目與研究。至今為何絕緣層矽晶圓未被普遍使用,主要是受限於絕緣層矽晶圓的品質與價格,由於近年來,有各種不同的絕緣層矽晶圓製作方法提出,使得品質與價格已獲得大幅度的改善 。 本研究主要是利用Smart Cut和BESOI的技術並改善其兩者缺點,得到奈米單晶絕緣層矽晶結構。實驗方法為利用LPCVD方式在氧化層上增加多晶矽犧牲層,改變離子進入基材深度,獲得小於100奈米的單晶矽層進行剝離,並完整的移除多晶矽犧牲層,降低其需鍵合面的表面粗糙度,克服了經過離子佈植後的多晶矽犧牲層表面粗糙度甚大問題,得以直接鍵合,最後經由薄膜轉移,不需經過減薄製程,即可得到100nm的奈米單晶絕緣層矽晶。 As CMOS devices scale down to 90nm node or below, parasitic capacitance and low current leakage will increase. Therefore, the unique properties of silicon-on-insulator (SOI) structure are able to solve above problems, because SOI wafers consist of a layer of single crystalline Si that is separated from Si substrate by an insulating film of SiO2. Building IC devices in this top Si film effect many advantages such as reducing capacitance and leakage and no latch-up , especially for the design of high speed and low power consumption devices. The issue of quality of massive production doesn’t also make SOI wafers a mainsfrain material to substitute for bulk silicon. But numerous advanced SOI fabricating techniques have been invented nowadays; all these will upgrade the quality and lessen the price of SOI wafers. In this study, one dimensional nanostructure materials on a desired substrate fabricated by a hydrogen ion-exfoliation-based wafer bonding approach. The nano-scale defining thickness is exactly achieved by the employment of polysilicon depth as implant sacrificial layer. After hydrogen ion implantation, the as-implanted wafer was contained a hydrogen-rich buried layer less than 100 nm. Prior to the as-implanted wafer being bonded with a handle wafer, the polysilicon layer was removed by a wet chemical etching method. A nanothick single crystal silicon layer was than thermal successfully transferred from a device wafer onto a handle wafer after 10-minute microwave irradiation. The thickness of the final transferred silicon layer measured by transmission electron microscopy (TEM) was 100 nm.
    Appears in Collections:[Graduate Institute of Mechanical Engineering] Electronic Thesis & Dissertation

    Files in This Item:

    File SizeFormat


    All items in NCUIR are protected by copyright, with all rights reserved.

    社群 sharing

    ::: Copyright National Central University. | 國立中央大學圖書館版權所有 | 收藏本站 | 設為首頁 | 最佳瀏覽畫面: 1024*768 | 建站日期:8-24-2009 :::
    DSpace Software Copyright © 2002-2004  MIT &  Hewlett-Packard  /   Enhanced by   NTU Library IR team Copyright ©   - 隱私權政策聲明