中大機構典藏-NCU Institutional Repository-提供博碩士論文、考古題、期刊論文、研究計畫等下載:Item 987654321/86823
English  |  正體中文  |  简体中文  |  全文筆數/總筆數 : 80990/80990 (100%)
造訪人次 : 41267217      線上人數 : 401
RC Version 7.0 © Powered By DSPACE, MIT. Enhanced by NTU Library IR team.
搜尋範圍 查詢小技巧:
  • 您可在西文檢索詞彙前後加上"雙引號",以獲取較精準的檢索結果
  • 若欲以作者姓名搜尋,建議至進階搜尋限定作者欄位,可獲得較完整資料
  • 進階搜尋


    請使用永久網址來引用或連結此文件: http://ir.lib.ncu.edu.tw/handle/987654321/86823


    題名: 運用粒子群最佳化演算法之自適應等化器與時序恢復電路設計;Design of Adaptive Equalizer and Timing Recovery Circuit with Particle Swarm Optimization Algorithm
    作者: 蔡忠穎;Tsai, Chung-Ying
    貢獻者: 電機工程學系
    關鍵詞: 等化器;時序恢復;Equalizer;Timing Recovery
    日期: 2021-09-16
    上傳時間: 2021-12-07 13:16:38 (UTC+8)
    出版者: 國立中央大學
    摘要: 本論文依據IEEE 802.3bz?-2016規範標準[1],設計出乙太網?傳輸之?位基頻收發機晶片來送收PAM-16編碼之訊號。有線乙太網路通道屬於緩慢時變通道,因此提出通道等化器演算法、時序恢復電路及數位電路設計,在演算法的選擇上使用較低複雜度的LMS演算法來解決通道效應。其中通道等化器採用前饋等化器(Feedforward Equalizer, FFE)、決策回饋等化器(Decision Feedback Equalizer, DFE)、湯林森-何洛緒瑪預編碼(Tomlinson-Harashima Precoder , THP)[2][3]以及輔助回授等化器(Auxiliary Feedback Equalizer, AFBE)[4]做設計。為解決時脈不匹配效應以及通道的角度偏移效應,以鎖相迴路設計之時序恢復電路(Timing Recovery)採用穆勒與姆勒演算法(Mueller and Muller, M&M)的相位檢測方法實現,並透過粒子群最佳化演算法(Particle Swarm Optimization Algorithm, PSO)[5]來選擇通道偏移的角度,其目的在找到較好的通道角度以提升其效能。在硬體實現上,先利用Verilog HDL撰寫,透過SMIMS VeriEnterprise Xilinx FPGA進行即時驗證電路功能,且經由Design Compiler來驗證在製程選擇為TSMC 40 nm下的電路功能,最後也使用相同製程來實現晶片。;This work designs the digital baseband transceiver for Ethernet transmission using PAM-16 signal based on standard IEEE 802.3bz?-2016. The wired Ethernet cables are slow time-varying channels while high speed signals transmitted. Thus, the channel equalizer, timing recovery circuit and the related digital circuit design are proposed to solve the channel effect with lower complexity LMS algorithm. The channel equalizer adopts the feedforward equalizer, decision feedback equalizer, Tomlinson-Harashima Precoder and auxiliary feedback equalizer. In order to solve the clock mismatch effect and the channel angle offset effect, the Timing Recovery circuit designed with a phase-locked loop is implemented using the Mueller and Muller algorithm. Furthermore, the Particle Swarm Optimization Algorithm (PSO) is used to select the channel offset in purpose to find a better channel angle to increase its effectiveness.
    At last, this hardware design is coded in Verilog HDL and simulated. The circuit function is verified in real time through SMIMS VeriEnterprise Xilinx FPGA, and implemented under TSMC 40nm process through Design Compiler, and finally use the same process to complete the chip.
    顯示於類別:[電機工程研究所] 博碩士論文

    文件中的檔案:

    檔案 描述 大小格式瀏覽次數
    index.html0KbHTML85檢視/開啟


    在NCUIR中所有的資料項目都受到原著作權保護.

    社群 sharing

    ::: Copyright National Central University. | 國立中央大學圖書館版權所有 | 收藏本站 | 設為首頁 | 最佳瀏覽畫面: 1024*768 | 建站日期:8-24-2009 :::
    DSpace Software Copyright © 2002-2004  MIT &  Hewlett-Packard  /   Enhanced by   NTU Library IR team Copyright ©   - 隱私權政策聲明