中大機構典藏-NCU Institutional Repository-提供博碩士論文、考古題、期刊論文、研究計畫等下載:Item 987654321/9978
English  |  正體中文  |  简体中文  |  全文筆數/總筆數 : 80990/80990 (100%)
造訪人次 : 41263037      線上人數 : 924
RC Version 7.0 © Powered By DSPACE, MIT. Enhanced by NTU Library IR team.
搜尋範圍 查詢小技巧:
  • 您可在西文檢索詞彙前後加上"雙引號",以獲取較精準的檢索結果
  • 若欲以作者姓名搜尋,建議至進階搜尋限定作者欄位,可獲得較完整資料
  • 進階搜尋


    請使用永久網址來引用或連結此文件: http://ir.lib.ncu.edu.tw/handle/987654321/9978


    題名: 以Laker實現運算放大器之佈局自動化的研究;OP Amplifier Layout Automation with Laker
    作者: 黃鳳儀;Feng-Yi Huang
    貢獻者: 電機工程研究所碩士在職專班
    關鍵詞: 擺放;自動化佈局;運算放大器;placement;layout automation;OP Amplifier
    日期: 2009-07-06
    上傳時間: 2009-09-22 12:02:17 (UTC+8)
    出版者: 國立中央大學圖書館
    摘要: 現今半導體製程技術不斷地求新,因此IC相關產品開發過程也越來越困難。目前,最新的製程技術已經結合數位和類比變成混合型的電路設計。為了面對日新月異的複雜電路設計,我們必須要使用計算機輔助設計工具(CAD Tools)來減少整個IC設計過程的時間。如今,自動化佈局工具在數位電路設計方面已經被發展的很成熟;但是在類比電路設計方面,自動化佈局工具目前仍不太成熟。因為,類比電路佈局必須考慮很多特殊的限制,像對稱(symmetry)的需求、元件的匹配(matching)、電流密度,寄生效應(parasitic effect)等等。再加上很難在實際完成類比電路佈局之前,先正確的估算出寄生效應的影響,以避免類比電路性能的下降。所以,在本質上類比電路佈局設計是比數位電路有很大的困難度。本論文提出一個自動化佈局運算放大器的流程,並支援三種常用架構的運算放大器:摺疊疊接 (folded cascade)、電流鏡(current mirror)、伸縮(telescopic)。整套流程已經以C++實現並連結Laker輔助設計,並可通過DRC與LVS的驗證。 IC product development procedure is more and more difficult with the rapid advance in manufacturing process. Current technologies can even allow analog and digital circuits in the same chip, which are called mixed-signal circuits. In order to deal with the circuit design complexity, computer-aided design tools are required to shorten the IC design process. Nowadays, these automated layout tools are fairly well developed and commercially available to digital designs. But the automated layout tools for analog circuits are still in their infancy. Analog circuit layout must consider many special constraints, such as symmetrical requirements, device matching, current density, parasitic effect, etc.. However, it is difficult to accurately estimate the parasitic effects and fix them before the layout is completed. Therefore, the layout design is more difficult in analog designs than in digital designs. In this thesis, an automation flow of OP Amplifier layout is proposed. Three common OP Amplifiers, folded cascade、current mirror and telescopic, are supported in this flow. It has been implemented using C++ program and Laker. All the generated layout can pass DRC and LVS verification.
    顯示於類別:[電機工程學系碩士在職專班] 博碩士論文

    文件中的檔案:

    檔案 大小格式瀏覽次數


    在NCUIR中所有的資料項目都受到原著作權保護.

    社群 sharing

    ::: Copyright National Central University. | 國立中央大學圖書館版權所有 | 收藏本站 | 設為首頁 | 最佳瀏覽畫面: 1024*768 | 建站日期:8-24-2009 :::
    DSpace Software Copyright © 2002-2004  MIT &  Hewlett-Packard  /   Enhanced by   NTU Library IR team Copyright ©   - 隱私權政策聲明