參考文獻 |
[1] B. Kaminska, “BIST means more measurement options for designers,” News EDN, pp. 161–166, Dec. 2000.
[2] T. Rahkonen and J. Kostamovaara, “The use of stabilized CMOS delay lines for the digitization of short time intervals,” IEEE J. Solid-State Circuits, vol. 28, no.8, pp. 887–894, Aug. 1993.
[3] S. Sunter and A. Roy, “BIST for phase-locked loops in digital applications,” in Proc. IEEE Int. Test Conf., 1999. pp. 532–540.
[4] A. Chan and G. Roberts, “A jitter characterization system using a component-invariant vernier delay line,” IEEE Trans. Very Large Scale Integr. (VLSI) Syst., vol. 12, no.1, pp. 79–95, Jan. 2004.
[5] S. Tabatabaei and A. Ivanov, “Embedded timing analysis: a SoC infrastructure” IEEE Des. Test Comput., vol. 19, no.3, pp. 22–34, May–Jun. 2002.
[6] K. Nose, M. Kajita, and M. Mizuno, “A 1-ps resolution jitter measurement macro using interpolated jitter oversampling,” IEEE J. Solid-State Circuits, vol. 41, no.12, pp. 2911–2920, Dec. 2006.
[7] S.-Y. Jiang, K.-H. Cheng, and P.-Y. Jian, “A 2.5-GHz built-in jitter measurement system in a serial-link transceiver,” IEEE Trans. Very Large Scale Integr. (VLSI) Syst., vol. 17, no.12, pp. 1698–1708, Dec. 2009.
[8] T. Hashimoto, H. Yamazaki, A. Muramatsu, T. Sato, and A. Inoue, “Time-to-digital converter with vernier delay mismatch compensation for high resolution on-die clock jitter measurement,” in Proc. IEEE Symp. on VLSI, 2008, pp. 166–167.
[9] R. Rashidzadeh, M. Ahmadi, and W. C. Miller, “An all-digital self-calibration method for a vernier-based time-to-digital converter,” IEEE Trans. Instrum. Meas., vol. 59, no. 2, pp.463–469, Feb. 2010.
[10] R. Rashidzadeh, R. Muscedere, M. Ahmadi, and W. C. Miller, “A Delay Generation Technique for Narrow Time Interval Measurement,” IEEE Trans. Instrum. Meas., vol. 58, no. 7, pp.2245–2252, Jul. 2009.
[11] N. Soo, “Jitter measurement techniques,” Pericom, Application Brief AB36, pp. 1–3, Nov. 2000.
[12] K.-H. Cheng, J.-C. Liu, C.-Y. Cang, S.-Y. Jiang, and K.-W. Hong, “Built-in jitter measurement circuit with calibration techniques for a 3-ghz clock generator,” IEEE Trans. Very Large Scale Integr. (VLSI) Syst., vol.19, no.8, pp.1325–1335, Aug. 2011.
[13] M. Lee and A. A. Abidi, “A 9 b, 1.25 ps resolution coarse–fine time-to-digital converter in 90 nm CMOS that amplifies a time residue,” IEEE J. Solid-State Circuits, vol. 43, no.4, pp. 769–777, Apr. 2008.
[14] G. W. Roberts and M. Ali-Bakhshian, “A brief introduction to time-to-digital and digital-to-time converters,” IEEE Trans. Circuits Syst. II, Exp. Briefs, vol. 57, no. 3, pp. 153–157, Mar. 2010.
[15] S. Sunter and A. Roy, “On-chip digital jitter measurement, from megahertz to gigahertz,” IEEE Des. Test Comput., vol. 21, no.4, pp. 314–321, Jul.–Aug. 2004.
[16] T. Xia and J.-C. Lo, “Time-to-voltage converter for on-chip jitter measurement,” IEEE Trans. Instrum. Meas., vol. 52, no. 6, pp.1738–1748, Dec. 2003.
[17] T. Xia, H. Zheng, J. Li, and A. Ginawi, “ Self-refereed on-chip jitter measurement circuit using vernier oscillators,” in Proc. IEEE Comput. Soc. Annu. Symp. on VLSI, 2005, pp. 218–223.
[18] J. C. Hsu and C. C. Su, “BIST for measuring clock jitter of charge-pump phase-locked loops,” IEEE Trans. Instrum. Meas., vol. 57, no. 2, pp.276–284, Feb. 2008.
[19] K.-H. Cheng, J.-C. Liu, H.-Y. Huang, Y.-L. Li, and Y.-J. Jhu, “A 6 GHz built-in jitter measurement circuit using multi-phase sampler,” IEEE Trans. on Circuits and Syst. II, Exp. Briefs, vol.19, no.58, pp.492–496, Aug. 2011.
[20] K.-F. Un, P.-I. Mak, and R. P. Martins, “Analysis and design of open-loop multiphase local-oscillator generator for wireless applications,” IEEE Trans. Circuits Syst. I, Reg. papers, vol. 57, no. 5, pp. 970–981, May 2010.
[21] K. Niitsu, M. Sakurai, T. J. Yamaguchi, and H. Kobayashi, “CMOS Circuits to Measure Timing Jitter Using a Self-Referenced Clock and a Cascaded Time Difference Amplifier With Duty-Cycle Compensation,” IEEE J. Solid-State Circuits, vol. 47, no.11, pp. 2701–2710, Nov. 2012.
[22] Z. Lin, A. Carpenter, B. Ciftcioglu, A. Garg, M. Huang, and H. Wu, “Injection-locked clocking: a low-power clock distribution scheme for high-performance microprocessors,” IEEE Trans. Very Large Scale Integr. (VLSI) Syst., vol. 16, no. 9, pp. 1251–1256, Sep. 2008.
[23] P. Chen, S. I. Liu, and J.Wu, “A CMOS pulse-shrinking delay element for time interval measurement,” IEEE Trans. Circuits Syst. II, Analog Digit.Signal Process., vol. 47, no. 9, pp. 954–958, Sep. 2000. |