博碩士論文 100521001 完整後設資料紀錄

DC 欄位 語言
DC.contributor電機工程學系zh_TW
DC.creator陳德銘zh_TW
DC.creatorDe-ming Chenen_US
dc.date.accessioned2014-12-17T07:39:07Z
dc.date.available2014-12-17T07:39:07Z
dc.date.issued2014
dc.identifier.urihttp://ir.lib.ncu.edu.tw:88/thesis/view_etd.asp?URN=100521001
dc.contributor.department電機工程學系zh_TW
DC.description國立中央大學zh_TW
DC.descriptionNational Central Universityen_US
dc.description.abstract這篇論文主要是在呈獻出以軟硬體協同設計的方式時實現high efficiency advanced-audio-coding (HE-AAC) 的音訊解碼器, 基於我們複雜度的分析我們可以把這個音訊系統切個成兩個部分. 我們的軟體實現的部分為bitstream parser 和 低運算複雜度的部分, 其他高運算複雜度的地方以硬體實現,我們設計硬體的部分是以VLSI 的IP 方式呈現,在我們決定要以硬體方式實作出來的四個模組。其中IMDCT, analysis quadrature mirror filterbank (AQMF), synthesis quadrature mirror filterbank (SQMF). 這三個模組是以拆解成radix-2 FFT的方式去實現。在我們的設計之中,我們的IP有包上BUS的Wrapper和一些系統層級的實現方式. 我們以TSMC090 的製程去實現我們的設計. 我們的設計約為150K的gate count. 另外我們的IP以1.75MHz極低的運行時脈實現. 所以我們的功率消耗可以低至 7.69mw. 之後我們更進一部的將我們的IP 移植到ARM base 的開發板上可以達到即時的音樂播放. 當在ARM 系統的平台上,使用我們的IP 時可以保留ARM processor 約91.26% 的運算負載。zh_TW
dc.description.abstractThis paper presents an implementation of hardware/software co-design for high efficiency advanced-audio-coding (HE-AAC) audio decoder. Based on our computation analysis, the decoder system is partitioned into software part and hardware part respectively. We allocate the lower complexity part and bitstream parser with the software solution, and the higher complexity part with the hardware solution. We design the hardware part as an intellectual property (IP) in VLSI design domain. As in this dedicated hardware, four units are developed to cope with the IMDCT, analysis quadrature mirror filterbank (AQMF), synthesis quadrature mirror filterbank (SQMF). For these versatile transformation functi ons, the common radix-2 FFT is decomposed to manipulate it. In an overall system, IP-based implementation is constructed including the wrapper design and some system-level implementation. This design is using TSMC 90 nm library with about 150K gates. Alternatively it can execute at a very low operation frequency with 1.75 MHz. Besides, the power consumption is only 7.69 mW. We further port our design on an ARM Integrator platform to make a real playable system. Over 91.26% ARM performance loading can be saved and substituted by this HE-AAC intelligent property (IP).en_US
DC.subject音訊解碼zh_TW
DC.subject積體電路設計zh_TW
DC.subjectAAC 解碼器zh_TW
DC.subjectAACen_US
DC.subjectVLSIen_US
DC.subjectaudioen_US
DC.title以軟硬體協同設計之 HE-AAC 音訊解碼器zh_TW
dc.language.isozh-TWzh-TW
DC.titleA Hardware/Software Co-Design of High Efficiency AAC Audio Decoderen_US
DC.type博碩士論文zh_TW
DC.typethesisen_US
DC.publisherNational Central Universityen_US

若有論文相關問題,請聯絡國立中央大學圖書館推廣服務組 TEL:(03)422-7151轉57407,或E-mail聯絡  - 隱私權政策聲明