博碩士論文 100521101 完整後設資料紀錄

DC 欄位 語言
DC.contributor電機工程學系zh_TW
DC.creator李曉昀zh_TW
DC.creatorHsiao-Yun Lien_US
dc.date.accessioned2014-6-26T07:39:07Z
dc.date.available2014-6-26T07:39:07Z
dc.date.issued2014
dc.identifier.urihttp://ir.lib.ncu.edu.tw:88/thesis/view_etd.asp?URN=100521101
dc.contributor.department電機工程學系zh_TW
DC.description國立中央大學zh_TW
DC.descriptionNational Central Universityen_US
dc.description.abstract本論文使用全通網路的架構設計類比式與數位式相位偏移器。我們利用增加電路階數可提升頻寬的概念來解決單級全通相位偏移器頻寬較窄的問題。本論文包含兩個電路,分別為:利用鐵電可變電容實現之類比式全通相位偏移器及使用TSMC 0.18-μm CMOS 製程實現之六位元寬頻全通相位偏移器。 基於本實驗室發展之鐵電薄膜可變電容製程,我們設計並製作一類比式全通相位偏移器。量測結果顯示,當鐵電可變電容偏壓至10 V時,單級全通網路的相位偏移量可達85°以上。而在相位偏移量最大的頻率之植入損耗小於2 dB及返回損耗大於12 dB。我們使用MATLAB模擬軟體,將單級全通相位偏移器之S參數量測結果,串接為四級全通相位偏移器之模擬結果,其相位偏移量最大值可達180°,且從2.1 GHz到3.25 GHz之相位誤差皆小於±3°,頻寬為43%。 另外,論文中分析了單級與兩級使用內接切換式電容之全通網路,並利用分析之結果設計一全差動式六位元相位偏移器。其中,180°的相位偏移器使用SPDT開關實現,而 90°及45°的相位偏移器是使用兩級全通網路內接切換式電容的架構實現。最後三個位元是使用單級全通類比式相位偏移器所實現,其中包含三位元的數位式可變電阻,用來等效三位元數位式相位偏移器。量測結果顯示,從2.19 GHz到2.82 GHz,均方根相位誤差均小於2°,相對應的頻寬為25%。在頻寬範圍內,返回損耗均大於9.2 dB,振幅誤差在±1 dB之內。在2.4 GHz時,其平均植入損耗為14.6 dB。 本論文成功設計及實現基於全通網路之類比式與數位式相位偏移器,同時展現以多級全通網路實現寬頻與低相位誤差之相位偏移器的潛力。 zh_TW
dc.description.abstractIn this thesis, analog and digital phase shifters are designed based on all-pass networks. Cascading multiple stages of all-pass networks is adopted as a remedy for their narrow phase-shift bandwidth. Two wideband and low-phase-error phase shifters are covered in this work: analog phase shifter using ferroelectric varactors and digital phase shifter with 6-bit resolution in TSMC 0.18-μm CMOS process. Both of them are designed based on all-pass networks. Based on the ferroelectric thin-film varactor process developed at National Central University, we design and fabricate analog all-pass phase shifters. Measurement results show that maximum phase shift of more than 85° is achieved with a single-stage ferroelectric-based all-pass phase shifter when biased at 10 V. At the frequency where maximum phase shift occurs, the insertion loss is less than 2 dB and the return loss is greater than 12 dB. Based on the measured scattering parameters of single-stage all-pass phase shifter, a four-stage all-pass phase shifter is simulated. Simulation results show that maximum phase shift of 180° can be achieved whereas the phase error is within ±3° between 2.1 GHz and 3.25 GHz, which translates to 43% bandwidth. Besides, in this thesis, single-stage and two-stage all-pass networks with internal switched capacitors are analyzed. Based on the analysis, a fully-differential digital phase shifter with 6-bit resolution is designed. The 180° phase-shifting bit in the phase shifter is realized using a pair of SPDT switches. The 90° and 45° bits are designed using the two-stage all-pass phase shifter analyzed in this work. The three least significant bits are implemented using an analog single-stage all-pass phase shifter along with a 3-bit digital potentiometer. Measurement results show that the rms phase error is less than 2° from 2.19 GHz to 2.82 GHz, corresponding to a bandwidth of 25%. Within the frequency range, the return losses are greater than 9.2 dB and the amplitude error is within ±1 dB. At 2.4 GHz, the average insertion loss is 14.6 dB. In conclusion, we successfully demonstrate the potential of using all-pass networks for designing wideband and low-phase-error analog and digital phase shifters. en_US
DC.subject相位偏移器zh_TW
DC.subject全通網路zh_TW
DC.subject鐵電可變電容zh_TW
DC.subject寬頻zh_TW
DC.subject相位誤差zh_TW
DC.subjectPhase Shifteren_US
DC.subjectAll-Pass Networken_US
DC.subjectFerroelectric Capacitoren_US
DC.subjectBand-Widthen_US
DC.subjectPhase Erroren_US
DC.title基於全通網路之類比式及數位式相位偏移器zh_TW
dc.language.isozh-TWzh-TW
DC.titleAnalog and Digital Phase Shifters Based on All-Pass Networksen_US
DC.type博碩士論文zh_TW
DC.typethesisen_US
DC.publisherNational Central Universityen_US

若有論文相關問題,請聯絡國立中央大學圖書館推廣服務組 TEL:(03)422-7151轉57407,或E-mail聯絡  - 隱私權政策聲明