博碩士論文 103521010 完整後設資料紀錄

DC 欄位 語言
DC.contributor電機工程學系zh_TW
DC.creator林郁芸zh_TW
DC.creatorYu-Yun Linen_US
dc.date.accessioned2017-5-3T07:39:07Z
dc.date.available2017-5-3T07:39:07Z
dc.date.issued2017
dc.identifier.urihttp://ir.lib.ncu.edu.tw:88/thesis/view_etd.asp?URN=103521010
dc.contributor.department電機工程學系zh_TW
DC.description國立中央大學zh_TW
DC.descriptionNational Central Universityen_US
dc.description.abstract現今新興的超低功率消耗的應用,越來越受到大家的關注與重視。為了達到超低功率消耗的需求,以延長產品使用時間,次臨界區(Sub-threshold)電路設計提供了一種解決方法,藉由操作在極低電壓 (Vddzh_TW
dc.description.abstractPower has become the primary design constraint for chip designers today. To reduce power and increase service time, low-voltage low-power design becomes more and more important. One of the possible ways to achieve this goal is sub-threshold circuit design. By operating transistors at the region that Vdd is less than the transistor threshold voltage (Vdden_US
DC.subject次臨界區zh_TW
DC.subject兩級式運算放大器zh_TW
DC.subject類比設計自動化zh_TW
DC.subjectSub-thresholden_US
DC.subjectTwo-stage-OPAen_US
DC.subjectDesign Automationen_US
DC.title次臨界區運算放大器電路之自動化設計zh_TW
dc.language.isozh-TWzh-TW
DC.titleDesign Automation for Sub-Threshold Operational Amplifier Circuitsen_US
DC.type博碩士論文zh_TW
DC.typethesisen_US
DC.publisherNational Central Universityen_US

若有論文相關問題,請聯絡國立中央大學圖書館推廣服務組 TEL:(03)422-7151轉57407,或E-mail聯絡  - 隱私權政策聲明