博碩士論文 87324016 完整後設資料紀錄

DC 欄位 語言
DC.contributor電機工程學系zh_TW
DC.creator忻鼎昱zh_TW
DC.creatorDing-Yu Hsinen_US
dc.date.accessioned2000-7-18T07:39:07Z
dc.date.available2000-7-18T07:39:07Z
dc.date.issued2000
dc.identifier.urihttp://ir.lib.ncu.edu.tw:88/thesis/view_etd.asp?URN=87324016
dc.contributor.department電機工程學系zh_TW
DC.description國立中央大學zh_TW
DC.descriptionNational Central Universityen_US
dc.description.abstract在本篇論文中,我們提出了一個可適用於正交振幅調變(Quadrature Amplitude Modulation)以及殘邊帶調變(Vestigial SideBand Modulation)的可適應性等化器。此等化器主要是由分數間距等化器(Fractionally Spaced Equalizer),決策回授等化器(Decision Feedback Equalizer)以及決策元件所組成。其中分數間距等化器及決策回授等化器皆是使用數位有限脈衝響應濾波器(Digital Finite Impulse Response Filter)配合有號延遲最小均方根值演算法(Sign-Delayed LMS algorithm)。同時為了增強等化器的效能,我們使用了多重階段演算法(Multi-stage algorithm),停和走演算法(Stop-and-Go algorithm)以及降低誤差增值演算法(Reduction of Error Propagation algorithm)。在殘邊帶調變模式中,引導頻帶(pilot tone)將會降低等化器的效能,所以我們使用了一個引導頻帶消除器(pilot tone canceller)在此等化器中。在硬體實現方面,由於需要複數數系的運算,因此每個等化器皆需用四個濾波器,而每個濾波器皆由重複使用乘和累加運算來實現。同時反旋轉器(Derotator)也使用了同樣的方式來降低硬體複雜度。為了達到低功率消耗的目的,我們使用隨機存取記憶體(RAM)來取代傳統的移位暫存器(Shift Register)。此等化器的資料傳送速率為5.38MHz,內部工作頻率為64.56MHz。我們使用 Avanti 0.35um元件庫(Cell library)來實現晶片。整個晶片的閘數(Gate Count)大約為六萬多個。zh_TW
dc.description.abstractA dual mode adaptive equalizer suitable for Quadrature Amplitude Modulation (QAM) system and Vestigial SideBand (VSB) modulation system is present. The adaptive equalizer consists of Fractionally Spaced Equalizer (FSE), Decision Feedback Equalizer (DFE), and decision device. Both of the FSE and DFE are the 18 taps linear transversal filters with Sign-Delayed LMS algorithm. To improve the equalizer performance, the multi-stage algorithm, the stop-and-go algorithm, and the reduction of error propagation algorithm is present. In VSB mode, the pilot tone will degrade the performance of equalizer so that a pilot tone canceller is necessary in our equalizer. In the previous design, the equalizer can’t perform well in all channel models. Due to the performance enhancement in this design, it can converge in all channel models. Both the FSE and DFE have four filters due to the complex number operations. We implement each filter by reusing MAC operations. Also the derotator uses the same methodology to reduce the hardware complexity. The RAM structure is used to replace the shift register for low power consideration. The symbol rate is 5.38 MHz and the internal operation frequency is 64.56MHz. We use the Avanti Cell Library and TSMC 0.35um CMOS 1P4M technology for chip implementation. The gate count of chip is about 63000.en_US
DC.subject等化器zh_TW
DC.subject可適應性濾波器zh_TW
DC.subject有線電視zh_TW
DC.subjectequalizeren_US
DC.subjectadaptive filteren_US
DC.subjectCATVen_US
DC.title具有QAM/VSB 模式之多重組態可適應性等化器的設計與實現zh_TW
dc.language.isozh-TWzh-TW
DC.titleDesign and Implementation of Multi-states Adaptive Equalizer with QAM/VSB Modeen_US
DC.type博碩士論文zh_TW
DC.typethesisen_US
DC.publisherNational Central Universityen_US

若有論文相關問題,請聯絡國立中央大學圖書館推廣服務組 TEL:(03)422-7151轉57407,或E-mail聯絡  - 隱私權政策聲明