博碩士論文 945301013 完整後設資料紀錄

DC 欄位 語言
DC.contributor電機工程學系在職專班zh_TW
DC.creator張曉倩zh_TW
DC.creatorXiao-Qian Changen_US
dc.date.accessioned2009-1-23T07:39:07Z
dc.date.available2009-1-23T07:39:07Z
dc.date.issued2009
dc.identifier.urihttp://ir.lib.ncu.edu.tw:88/thesis/view_etd.asp?URN=945301013
dc.contributor.department電機工程學系在職專班zh_TW
DC.description國立中央大學zh_TW
DC.descriptionNational Central Universityen_US
dc.description.abstract此論文裡我們提出了一套利用Verilog及Verilog-A硬體描述語言,來建立二階三角積分數位類比轉換器的理想行為模型,此目的是為了提升模擬層級,縮短電路的模擬時間,使數位電路與類比電路可提早在行為層級作整合,加速整個電路的設計流程。 為了使我們電路的行為模型更接近實際傳統的電晶體層級的模擬結果,我們將三角積分數位類比轉換器中交換電容積分器電路的非理想效應加以考慮。在非理想效應中,我們考慮了積分器增益(DC-Gain)、積分器外部轉換速率(External Slew Rate)、積分器穩態響應(Settling Time)。接下來我們利用由下而上(Bottom-up)的驗證方法,並建立了一套標準參數萃取流程,將實際電路的非理想因素萃取出來,再將萃取出來的非理想效應參數加入到我們所建立的行為模型裡,使我們建立的三角積分數位類比轉換器的行為模組更接近實際電路的行為,並達到快速模擬的目的。 zh_TW
dc.description.abstractIn this thesis, we use hardware description language Verilog and Verilog-A to build the second-order sigma-delta digital to analog converter. Our goal is reduced the simulation time of circuit, the simulation model needed to promote the higher abstract level. We can early integrate the digital and analog circuit in the behavioral model to speed up the design procedure. In order to let our circuit behavior model close to the simulation result of traditional real transistor level, we consider the non-ideal effect of switch capacitance integrator in the sigma-delta digital to analog converter. For the non-ideal effects, we consider the DC-Gain, External Slew Rate and Settling Time of the integrator. Then we use the Bottom-up verifiable method to build up a standard parameter extracted procedure. We first extract the non-ideal factors form real circuits, and then put the extracted non-ideal effect parameters to the behavior model which is built for simulation. This procedure will help the simulation result to be near to the truth and reach to the goal of high-speed simulation. en_US
DC.subject三角積分數位類比轉換器zh_TW
DC.subject行為模型zh_TW
DC.subject交換電容電路zh_TW
DC.subjectBehavioral Modelen_US
DC.subjectSwitched-Capacitor Circuiten_US
DC.subjectSigma-Delta Digital to Analog Converteren_US
DC.title以行為模型建立三角積分數位類比轉換器之準確時間響應的研究zh_TW
dc.language.isozh-TWzh-TW
DC.titleOn Behavioral Modeling for Sigma-Delta Digital to Analog Converter with Accurate Timing Responseen_US
DC.type博碩士論文zh_TW
DC.typethesisen_US
DC.publisherNational Central Universityen_US

若有論文相關問題,請聯絡國立中央大學圖書館推廣服務組 TEL:(03)422-7151轉57407,或E-mail聯絡  - 隱私權政策聲明