博碩士論文 995301015 完整後設資料紀錄

DC 欄位 語言
DC.contributor電機工程學系在職專班zh_TW
DC.creator許志維zh_TW
DC.creatorChih-wei Hsuen_US
dc.date.accessioned2014-7-17T07:39:07Z
dc.date.available2014-7-17T07:39:07Z
dc.date.issued2014
dc.identifier.urihttp://ir.lib.ncu.edu.tw:88/thesis/view_etd.asp?URN=995301015
dc.contributor.department電機工程學系在職專班zh_TW
DC.description國立中央大學zh_TW
DC.descriptionNational Central Universityen_US
dc.description.abstract本論文主要以標準台積電(TSMC)SiGe BiCMOS與0.18 um CMOS製程技術,並利用三種不同的電路架構來設計應用於K-band的倍頻器。第一個設計以台積電0.18 um SiGe BiCMOS製程實現一新型的平衡式架構8-24 GHz三倍頻器,此倍頻器於輸出端利用主動式巴倫電路來改善傳統平衡式架構因使用耦合器使得佈局面積過大且限制了調整相位延遲的缺點。第二個設計以台積電0.18 um CMOS製程實現應用主動式轉導提昇共閘極電路技術的12-24 GHz二倍頻器,倍頻器電路以共閘極為主要設計架構,並以一共源極放大器來實現此一轉導提昇級,以提升倍頻器的轉換增益。第三個設計同以台積電0.18 um CMOS製程實現電流再利用電路技術的8-24 GHz三倍頻器,電路中於第二級NMOS電晶體的源極端加入一適當電阻接地以提供而外的電流路徑,如此改善倍頻器在非常小功率輸入條件下的轉換增益,且避免電流的浪費。zh_TW
dc.description.abstractThis thesis presents the design of K-band frequency multipliers by three circuit topologies in TSMC standard SiGe BiCMOS and 0.18 um CMOS process. In the first design of thesis, we present a new configuration of a balanced 8-24 GHz tripler in TSMC SiGe BiCMOS process. Because of the conventional balanced frequency multipliers usually used couplers and the couplers are too large in dimensions and also limit the phase delay function. So to improve this, the output part of this frequency tripler has been changed by an active balun to instead of the coupler. In the second design of thesis, we present an active Gm-boosted common-gate 12-24 GHz doubler in TSMC 0.18 um CMOS process, the design employs a common-gate configuration and utilizing the common-source configuration as Gm-boosted stage to raise the conversion gain of the doubler. In the third design of thesis, we present an 8-24 GHz tripler with current-reuse technique in TSMC 0.18 um CMOS process, the circuit of tripler places a bypass resistor between common ground and the source node of the second stage NMOS transistor to provide an additional current path and thus improving conversion gain and input power level while saving the waste of current consumption.en_US
DC.subject倍頻器zh_TW
DC.subject主動式巴倫電路zh_TW
DC.subject轉導提升zh_TW
DC.subject電流再利用式zh_TW
DC.subjectK-banden_US
DC.subjecttripleren_US
DC.subjectdoubleren_US
DC.subjectactive balunen_US
DC.subjectGm-boosteden_US
DC.subjectcurrent reuseen_US
DC.title應用於 K-band 之倍頻器設計zh_TW
dc.language.isozh-TWzh-TW
DC.titleDesign of Frequency Multipliers for K-band Applicationen_US
DC.type博碩士論文zh_TW
DC.typethesisen_US
DC.publisherNational Central Universityen_US

若有論文相關問題,請聯絡國立中央大學圖書館推廣服務組 TEL:(03)422-7151轉57407,或E-mail聯絡  - 隱私權政策聲明