摘要(英) |
This paper is based on the DITM test model, and is assisted by an auto-guardbanding test system. Under the premise of assuming the same Defect Level, compare the impact of different repeat test schemes and different testing processes on the test yield.
First, a DITM test model developed with statistical concepts is used, and the test yield and test quality are used as the evaluation criteria for test results. This model is based on the normal distribution, incorporates a number of parameters that express the manufacturing capability and testing capability, and is supplemented by the concepts of testing guard bands and repeated testing, and a new testing mechanism is derived.
Then, by simplifying the repeat test formula and comparing the relationship between the test specification and the test quality diagram, it is decided to use the bisection method to realize the auto-guardbanding test system that automatically plans the test guardband. It can quickly obtain appropriate test specifications under the condition of fixed test quality and frequency.
Finally, with the aid of the above-mentioned test model and test system, firstly compare different repeat test schemes, and then compare the impact of different retest test procedures on the test yield. |
參考文獻 |
[1] International Technology Roadmap for Semiconductors, Test and Test Equipment. 2001. http://www.itrs2.net/itrs-reports.html 2001, 5-6.
[2] International Technology Roadmap for Semiconductors 2.0., System Integration. 2015. http://www.itrs2.net/itrs-reports.html 2015 , 7-13.
[3] R. J. Montoya, “Using Tester Repeatability to Improve Yields”, In Proceedings of International Test Conference, pp. 270-274, Washington, DC, USA, Sep. 1992.
[4] S. C. Horng et al. 2003. “Reducing the overkills and retests in wafer testing process,” In Proceeding of Advanced Semiconductor Manufacturing Conference and Workshop, 2003 IEEEI/SEMI, Munich, Germany, WCECS 2011. San Francisco, USA, 1058-1063.
[5] C. -H. Yeh and J. -E. Chen, “Multiple Tests for Maximizing the Yield without Degrading Quality,” in Proc. of the 3rd VLSI Test Technology Workshop, pp.76-81, Taiwan, 2009.
[6] J. -E. Chen and C. -H. Yeh, “Test Guardbanding for Yield and Quality Estimation,” in Proc. of the. International Test Synthesis Workshop, pp. 114-115、USA, 2004.
[7] C. L. Henderson, R. H. Williams, and C. F. Hawkins, “Economic Impact of Type I Test Errors at System and Board Levels,” in Proc. of the International Test Conference (ITC), pp. 441-451, Baltimore, MD、USA, 1992.
[8] 黃則家, “Achievement of Auto Guard-banding in High-Quality Repeat Test”, 碩士論文, 中央大學, 2022.
[9] C. -H. Yeh and J. -E. Chen, “Using Enhanced Test Systems Based on Digital IC Test Model for the Improvement of Test Yield
” Journal of Electronic Testing, Vol 11, 7,2022.
[10] Chang, P.; Huang. Intelligent Method for Retesting a Wafer. Teslence Technology Co., Ltd. Retrieved Apirl 3, 2021 from https://www.swtest.org/swtw_library/2019proc/PDF/S02_02_Chang_SWTest_2019.pdf
[11] Shin-Yeu Lin and Shih-Cheng Horng, “Application of an Ordinal Optimization Algorithm to the Wafer Testing Process”, IEEE Transactions on Systems, Man, and Cybernetics - Part A: Systems and Humans
, Vol 36, 6, pp. 1229-1234, NOVEMBER 2006
[12] West. B. G. 1999, “Accuracy requirements in at-speed functional test,” International Test Conference 1999, Proceedings (IEEE Cat. No.99CH37034).AtlanticCity, NJ, USA, 780-787, https://doi.org/10.1106/TEST.1999.805808.
[13]C. -H. Yeh and J. -E. Chen, “Repeated Testing Applications for Improving the IC Test Quality to Achieve Zero Defect Product Requirements,” Journal of Electronic Testing, Vol 35, 4, pp. 459–472, 2019. |