|| European Telecommunications Standards Inst. (ETSI), ETSI EN 302 304 V1.1.1 (2004-11): Digital Video Broadcasting (DVB); Transmission System for handheld Terminals (DVB-H), 2004.|
 C. Y. Kao, C. Y. Chen, “On Handheld DTV: An Introduction to DVB-H Technology”, CCL TECHNICAL JOURNAL, pp. 5-17, Dec. 2004.
 J. Crols and M. S. J. Steyaert, “Low-IF Topologies for High-Performance Analog Front Ends of Fully Integrated Receivers,” IEEE Transactions on Circuits and Systems-II: Analog and Digital Signal Processing, vol. 45, pp. 269-282, March 1998.
 B. Razavi, RF Microelectronics. Prentice-Hall, 1997.
 W. Namgoong and T. H. Meng, “Direct-Conversion RF Receiver Design,” IEEE Transactions on Communications, vol. 49, pp. 518-529, March 2001.
 K. P. Pun, J. E. Franca, C. Azeredo-Leme, C. F. Chan, and C. S. Choy, “Correction of frequency-dependent I/Q mismatches in quadrature receivers,” Electronics Letters, vol. 37, pp. 1415-1417, Nov. 2001.
 J. C. Huang, Automatic Gain Control and Continuous-Time Receive Filter in DVB-T/H Receiver Design, Master Thesis, National Central University, 2005.
 M. Valkama, M. Renfors, V. Koivunen, “Advanced methods for I/Q imbalance compensation in communication receivers,” IEEE Transactions on Signal Process, vol. 49, pp. 2335-2344, Oct. 2001.
 H. H. Chen, P. C. Huang, C. K. Wen and J. T. Chen, “Adaptive Compensation of Even-Order Distortion in Direct Conversion Receivers,” IEEE Transactions on Vehicular Technology, vol. 1, pp. 271-274, Oct. 2003.
 M. Dawkins, A. P. Burdett, N. Cowley, “A Single-Chip Tuner for DVB-T,” IEEE Journal of Solid-State Circuits, vol. 38, pp. 1307-1317, Aug. 2003.
 M. Dawkins, A. P. Burdett, N. Cowley, “Single-Chip Tuner design for digital terrestrial television,” Proc. IEEE International Symposium on Circuits and Systems, vol. 1, pp. 125-128, May. 2001.
 H. Darabi and A. Abidi, “A 4.5mW 900-MHz CMOS receiver for wireless paging,” IEEE Journal of Solid-State Circuit, vol. 35, pp. 1085-1096, Aug. 2000.
 P. Antoin, P. Bauser, H. Beaulation, M. Buchholz, D. Carey, T. Cassagnes, T.K. Chan, S. Colomines, F. Hurley, D. T. Jobling, N. Kearney, A. C. Murphy, J. Rock, D. Salle, and C. T. Tu, “A Direct-Conversion Receiver for DVB-H,” IEEE Journal of Solid-State Circuits, vol. 40, pp. 2536-2546, Dec. 2005.
 P. E. Allen, D. R. Holberg, CMOS Analog Circuit Design. Oxford University Press, New York, 2002.
 S. Cha, H. Yang, S. Lee, S. Lee, J. Lim and J. Choi, “A 1.2V Wide-Band Active-RC Filter for Wireless Communication Receivers,” Proc. IEEE Region 10 Annual International Conference, pp. 1-4, Nov. 2006.
 C. H. Huang, RF Specification Test and Related Mixed-Signal IC Design in Bluetooth, Master Thesis, National Sun Yat-sen University, 2002.
 T. Instruments, “Analysis of the Sallen-Key Architecture,” July 1999 - Revised September 2002.
 M. E. Van Valkenburg, Analog Filter Design. Oxford University Press, New York, 1982.
 C. C. Lee, G. K. Ma, “A 1.8V 250MHz CMOS Programmable Gain Filter for Ultra-wideband Transmitter System,” IEEE International Conference on Electron Devices and Solid-State Circuits, pp. 229-232, Dec. 2005.
 R. Schaumann and M. A. Tan, “The Problem of On-Chip Automatic Tuning in Continuous-Time Integrated Filters,” Proc. IEEE ISCAS, vol. 1, pp. 106–109 , 1989,.
 J. I. Osa, A. Carlosena, and A. J. Lopez-Martin, “MOSFET-C Filter with On- Chip Tuning and Wide Programming Range,” IEEE Transactions on Circuits and System-II, vol. 48, no. 10, pp. 944–951, Oct. 2001.
 T. Salo, S. Lindfors, and K. Halonen, “Direct Digital Tuning for Continuous- Time Filters,” in IEEE Proc. MWSCAS, 2000, vol. 1, pp. 216–219. A Lopez-Martinez, R. Antonio-Chavez, and J. Silva-Martinez, “A 150 MHz Continuous-Time Seventh Order 0.05◦ Equiripple Linear Phase Filter with Au- tomatic Tuning System,” Proc. IEEE ISCAS, vol. 1, pp. 156–159, 2001.
 A. Lopez-Martinez, R. Antonio-Chavez, and J. Silva-Martinez, “A 150 MHz Continuous-Time Seventh Order 0.05◦ Equiripple Linear Phase Filter with Au- tomatic Tuning System,” Proc. IEEE ISCAS, vol. 1, pp. 156–159, 2001.
 M. Chen, J. Silva-Martinez, S. Rokhsaz, and M. Robinson, “A 1.8V CMOS, 80- 200MHz Continuous-Time 4th Order 0.05◦ Equiripple Linear Phase Filter with Automatic Tuning System,” Proc. IEEE ISCAS, vol. 5, pp. 173–176, 2002.
 H. Khorramanabadi and P. R. Gray, “High-Frequency CMOS Continuous-Time Filters,” IEEE J. Solid-State Circuits, vol. SC-19, no. 12, pp. 939–948, Dec. 1984.
 H. Liu and A. I. Karsilayan, “A High-Frequency Bandpass Continuous-Time Filter with Automatic Frequency and Q-factor Tuning,” Proc. IEEE ISCAS, vol. 1, pp. 328–331, 2001.
 A. I. Karsilayan and R. Schaumann, “Mixed-Mode Automatic Tuning Scheme for High-Q Continuous-Time Filters,” Proc. IEEE Circuits, Devices and System, vol. 147, no. 1, pp. 57–64, 2000.
 D.A. Johns and K. Martin, Analog Integrated Circuit Design. John Wiley and Sons Inc., 1997.
 B. Razavi, Design of Analog CMOS Integrated Circuits. Mc Graw Hill, 2001.
 R. Schaumann, M. E. Van Valkenburg, Design of Analog Filters. Oxford University Press, 2001.
 B. K. Thandri and J. Silva-Martínez, “A Robust Feedforward Compensation Scheme for Multistage Operational Transconductance Amplifiers With No Miller Capacitors,“ Proc. IEEE Journal of Solid-State Circuits, vol. 38, No. 2, February 2003.
 M. M. Zhang, P. J. Hurst, “Effect of Nonlinearity in the CMFB Circuit that Uses the Differential-Difference Amplifier,” IEEE International Symposium on Circuits and Systems, pp. 1390-1393, May. 2006.
 M.W. L. Cunha, S. Noceti Filho, M.C. Schneider, and A. L. Dalcastagne, “Automatic Tuning of MOSFET-C Filters Using Digitally Programmable Current Attenuators,” IEEE Intemational Symposium on Circuits and Systems, June 9-12,1997.
 S. Y. Ho, “Digitally Controlled AGC with Programmable-Gain Filter for DVB-T/H,” Master Thesis, National Central University, 2006.
 T. H. Teo, E. S. Khoo, Dasgupta Uday, “Fifth Order Low-pass Transitional Gm-C Filter with Relaxation Oscillator Frequency Tuning Circuit,” 16-18 Dec. 2003