參考文獻 |
[1]M. Kuulusa, J. Nurmi, J. Jakala, P. Ojala, H. Herranen, “A Flexible DSP Core for Embedded Systems,” IEEE Design & Test of Computers, Vol. 14, NO. 4, pp.60-68, Oct.-Dec., 1997.
[2]J. Nurmi, J. Takala, “A New Generation of Parameterized and Extensible DSP Cores,” IEEE Workshop Procs. on Signal Processing Systems, pp. 320-329, Nov., 1997.
[3]I. Verbauwhede and M. Touriguian, "A low power DSP engine for wireless communications," Journal of VLSI Signal Processing Systems, vol. 18, no.2, Feb. 1998
[4]Keshab K. Parhi, "VLSI Digital Signal Processing Systems : Design and
Implementation," Wiley-Inteerscience, 1999.
[5]"DSP1618 digital signal processor," AT&T Data Sheet, Feb. 1994.
[6]M. Alidina, G. Burns, C. Holmqvist, E. Morgan, and D. Rhodes, “DSP16000: A high performance, low power dual-MAC DSP core for communication applications, ” in Proceedings of IEEE Custom Integrated Circuits Conference,
pp. 119-122,1998.
[7]B. W. Kim, J. H. Ynag, C. S. Hwang, Y. S. Kwon, K. M. Lee, I. H. Kim, Y. H. Lee, C. M. Kyung, “MDSP-II: A 16-Bit DSP with Mobile Communication Accelerator,” IEEE Journal of Solid-State Circuits, Vol. 34, NO. 3, pp. 397-404, March, 1999.
[8]V. K. Madisetti, “VLSI Digital Signal Processors: An Introduction to Rapid Prototyping and Design Synthesis,” Butterworth-Heinemann Publishers, 1995.
[9]E. A. Lee, “Programmable DSP Architectures: Part I,” IEEE ASSP Magazine, pp. 4-19, Oct., 1988.
[10]E. A. Lee, “Programmable DSP Architectures: Part II,” IEEE ASSP Magazine, pp. 4-14, January, 1989.
[11]M. Alidina, G. Burns, C. Holmqvist, E. Morgan, D. Rhodes, S. Simanapalli and M. Thierbach, “DSP1600: A High Performance, Low Power Dual-MAC DSP for Communication Applications,” Proceedings of the IEEE 1998 , Custom Integrated Circuits Conference, pp.119-122, 1998.
[12]“TMS320C54X DSP Reference Set: Volume 1: CPU and Peripherals,” Texas Instruments, 1997.
[13]P. Lapsley, J. Bier, A. Shoham, E. A. Lee, “DSP Processor Fundamentals,” IEEE Press, 1997.
[14]K. Hwang, Computer Arithmetic Principles, Architecture, and Design, John Wiley & Sons, 1979
[15]Rafael Fried, ”Minimizing Energy Dissipation in High-Speed Multipliers,” IEEE International Symposium on Low Power Electronics and Design, pp214-219, 1997.
[16]E. de Angel and E.E. Swartzlander, ”Low Power Parallel Multipliers,” VLSI Signal Processing, IX, pp.199-208, 1996.
[17]The TMS320C54c DSP HPI and PC parallel Port Interface Application Report, 1997
[18]M. M. Mano, C. R. Kime, “Logic and Computer Design Fundamentals,” Prentice-Hall Publishers, 1997.
[19]J. Hennessy, D. Patterson, “Computer Organization & Design: The Hardware/Software Interface,” 2 nd edition, Morgan Kaufmann Publishers, 1998.
[20]M. Keating, P. Bricaud “REUSE MATHODOLOGY MANUAL FOR SYSTEM-ON-A-CHIP DESIGNS” 2 nd edition, Kluwer Academic Pblshers, 1999.
[21]A. Gierlinger, R. Forsyth, E. Ofner, “Gepard: A Parameterisable DSP Core for ASICS,” ICSPAT, pp. 203-207, 1997.
[22]M. Dolle, M. Schlett, “ A Cost-Effective RISC/DSP Microprocessor for Embedded Systems,” IEEE Micro, pp.32-40,1995.
[23]J. Warden, “ Sub-Word Parallelism in Digital Signal Processing,” IEEE Signal Processing Magazine, March, pp.27-35, 2000.
[24]H. H. Wang, “Module Design of DSP Core for Communication System,” Dep. Elec. Eng., National Central University, Taiwan, June, 2000.
[25]C. L. Chen,“FIR Architecture Synthesizer Based on CSD Code,” Dep. Elec. Eng., National Central University, Taiwan, June, 1998.
[26]H.P. Lee, "Embedded DSP Core for Communication System," Dep. Elec. Eng., National Central University, Taiwan, June,2001 |