中大機構典藏-NCU Institutional Repository-提供博碩士論文、考古題、期刊論文、研究計畫等下載:Item 987654321/10406
English  |  正體中文  |  简体中文  |  Items with full text/Total items : 78852/78852 (100%)
Visitors : 35244715      Online Users : 1655
RC Version 7.0 © Powered By DSPACE, MIT. Enhanced by NTU Library IR team.
Scope Tips:
  • please add "double quotation mark" for query phrases to get precise results
  • please goto advance search for comprehansive author search
  • Adv. Search
    HomeLoginUploadHelpAboutAdminister Goto mobile version


    Please use this identifier to cite or link to this item: http://ir.lib.ncu.edu.tw/handle/987654321/10406


    Title: 高性能展頻時脈產生器之設計;Design of High Performance Spread Spectrum Clock Generator
    Authors: 曾暐盛;Wei-Sheng Tseng
    Contributors: 電機工程研究所
    Keywords: 低電壓;展頻時脈產生器;多模數除頻器;差異三角積分調變器;sigma delta modulator;low voltage;Multi-modular divider;SSCG
    Date: 2009-07-06
    Issue Date: 2009-09-22 12:15:43 (UTC+8)
    Publisher: 國立中央大學圖書館
    Abstract: 在現今電子裝置往高頻發展的同時,電磁干擾儼然已成為一不可忽視之問題。展頻時脈產生器被廣泛運用在解決電磁干擾的運用上。此篇論文研究兩種不同規格展頻時脈產生器之運用,一為0.5伏特之展頻時脈產生器,及6-GHz之展頻時脈產生器。此0.5伏特之展頻時脈產生器在超低功耗的規格下,達到1.5-GHz之SATA規格。6-GHz展頻時脈產生器則具有全差動式的構造,對於電源雜訊有較高的抵抗力,同時也達到SATA規格。 本論文以0.5伏特為目標電壓,提出順向基體偏壓的最佳化技巧-非對稱式順向基體偏壓與通道寬度最佳化,可以在達到更高操作速度的同時,還能減少功率的消耗並縮小晶片面積與成本。而相位切換式多模數除頻器,具有0.5個週期的解析度,能達到高速的操作。精度增強形差異績分調變器,利用低位元之累加器,等效為高位元之累加器,達到更小的量化誤差,並操作在更低頻率而節省功率。測試晶片實現在台積電1P8M 0.13製程,核心面積0.12um¬2,使用0.5伏特之供應電壓操作在1.5-GHz,其功率消耗僅1.4m瓦特。 差動式6-GHz展頻時脈產生器,符合未來第三代SATA之規格,其全差動式設計,大大減少迴路濾波器之面積與成本,並具有較強抵抗電源共模雜訊之能力。而修正式電流式邏輯除頻器,能夠根據控制電壓改變其可除頻率,獲得大的除頻範圍。測試晶片實現在台積電1P6M 0.18製程,核心面積0.11um¬2,使用1.8伏特之供應電壓操作在6-GHz,其功率消耗為34.9m瓦特。 As frequency increasing in electrical devices, electromagnetic interference (EMI) becomes a serious problem. Spread spectrum clock generator (SSCG) is widely used to reduce EMI. There are two SSCG proposed in this thesis. One is a 0.5 V SSCG and the other is 6-GHz SSCG. The 0.5 V SSCG achieves serial advanced technology attachment (SATA) 1.5-GHz specification with very low power consumption. The 6-GHz SSCG has fully differential architecture, which immunizes common mode supply noise, and fits SATA specification. The proposed asymmetry forward body bias with channel width scaling (AFBWS) is the optimization of forward body bias. This technique not only increases max operation speed, but also reduces power consumption and area. Phase switch multi-modular divider (PSMMD) can operate at high speed with half period of resolution. Accurate enhanced sigma delta modulator (AESDM) is as higher data width and simultaneously operates at lower frequency to save power. The test chip was fabricated in TSMC 0.13 1P8M process which core area is 0.12 um2. The power consumption at 1.5-GHz is only 1.4 mW with 0.5 V supply. The 6-GHz SSCG fits the SATA specification. Its fully differential structure not only dramatically reduces LPF area and cost, but also immunizes common mode supply noise. The modified current mode divider can change its dividable range by control voltage. Thus, achieves larger input frequency range. The test chip was fabricated in TSMC 0.18 1P6M process, which core area is 0.11 um2. The power consumption at 6-GHz is 34.9mW with 1.8 V supply.
    Appears in Collections:[Graduate Institute of Electrical Engineering] Electronic Thesis & Dissertation

    Files in This Item:

    File SizeFormat


    All items in NCUIR are protected by copyright, with all rights reserved.

    社群 sharing

    ::: Copyright National Central University. | 國立中央大學圖書館版權所有 | 收藏本站 | 設為首頁 | 最佳瀏覽畫面: 1024*768 | 建站日期:8-24-2009 :::
    DSpace Software Copyright © 2002-2004  MIT &  Hewlett-Packard  /   Enhanced by   NTU Library IR team Copyright ©   - 隱私權政策聲明