中大機構典藏-NCU Institutional Repository-提供博碩士論文、考古題、期刊論文、研究計畫等下載:Item 987654321/9120
English  |  正體中文  |  简体中文  |  Items with full text/Total items : 80990/80990 (100%)
Visitors : 41923196      Online Users : 688
RC Version 7.0 © Powered By DSPACE, MIT. Enhanced by NTU Library IR team.
Scope Tips:
  • please add "double quotation mark" for query phrases to get precise results
  • please goto advance search for comprehansive author search
  • Adv. Search
    HomeLoginUploadHelpAboutAdminister Goto mobile version


    Please use this identifier to cite or link to this item: http://ir.lib.ncu.edu.tw/handle/987654321/9120


    Title: 階層化不完全LU法及其在準靜態金氧半場效電晶體電容模擬上的應用;Levelized Incomplete LU Factorization and Its Application to Quasi-Static MOSFET C-V Simulation
    Authors: 孫郁明;Yu-Ming Sun
    Contributors: 電機工程研究所
    Keywords: 階層化不完全LU分解法;LILU
    Date: 2001-07-05
    Issue Date: 2009-09-22 11:41:29 (UTC+8)
    Publisher: 國立中央大學圖書館
    Abstract: 本論文著重在以二維等效電路模型利用階層化不完全LU分解法進行準靜態金氧半場效電晶體電容的模擬分析。在二維的元件模擬中,傳統的LU分解法產生大量的非零項,消耗大量的記憶體空間,二維的元件模擬往往無法在個人電腦上進行,階層化不完全LU分解法解決此一問題。在模擬的過程中,採用金屬閘極的結構和交錯式的變數排列方法,這是因為金屬閘極的結構較多晶矽閘極結構節省許多格子點,交錯式的變數排列方式更有效降低非零項的產生。本論文使用電荷法(charge method), 弦波法(sinusoidal method), 斜波法(ramp method)三種方法模擬量測準靜態金氧半場效電晶體閘極-基極電容、閘極-源極電容、閘極-吸極電容,並分析比較模擬結果。最後,我們也嘗試改變資料儲存的型態以節省記憶體空間,然而效果非常有限,因而建議一種個別求解的方式(decoupled method)以減少非零項的產生,有效利用記憶體空間。 In this thesis, we focus our attention on the measurement of the quasi-static MOSFET capacitance and Levelized incomplete LU method. Direct LU decomposition is not suitable for large-scale device simulation, because a lot of fill-ins will be generated during LU decomposition. Levelized incomplete LU method provides a good way to improve traditional LU decomposition. The structure of the metal gate and the method of the interleaving variable permutation are used. The use of the metal gate can save some rectangular grids which are used to describe the poly gate terminal. The use of the interleaving method reduces the number of fill-ins. In the meantime, the main focus of this thesis is on the measurement of gate to substrate, gate to source, and gate to drain capacitances of MOSFET. These measurements are implemented by charge method, sinusoidal method, and ramp method. The results of C-V characteristics are compared. Finally, we try to reduce memory space by changing the data type, but it is quite difficult. Therefore, we proposed decoupled method to reduce the number of nonzero entries.
    Appears in Collections:[Graduate Institute of Electrical Engineering] Electronic Thesis & Dissertation

    Files in This Item:

    File SizeFormat


    All items in NCUIR are protected by copyright, with all rights reserved.

    社群 sharing

    ::: Copyright National Central University. | 國立中央大學圖書館版權所有 | 收藏本站 | 設為首頁 | 最佳瀏覽畫面: 1024*768 | 建站日期:8-24-2009 :::
    DSpace Software Copyright © 2002-2004  MIT &  Hewlett-Packard  /   Enhanced by   NTU Library IR team Copyright ©   - 隱私權政策聲明