參考文獻 |
1.Arnaud, A., Fiorelli, R., & Galup-Montoro, C. (2006). Nanowatt, sub-nS OTAs, with sub-10-mV input offset, using series-parallel current mirrors. IEEE Journal of Solid-State Circuits, 41(9), 2009-2018.
2.Beg, A., & Ibrahim, W. (2009, June). Relating reliability to circuit topology. In 2009 Joint IEEE North-East Workshop on Circuits and Systems and TAISA Conference (pp. 1-4). IEEE.
3.Bown, C. P. (2020). "Trump′s Trade War Timeline: An Up-to-Date Guide." Peterson Institute for International Economics. https://www.piie.com/research/piie-charts/trump-trade-war-china-date-guide
4.Lavagno, L., Scheffer, L., & Martin, G. (Eds.). (2018). EDA for IC implementation, circuit design, and process technology. CRC press.
5.Oruganti Sampath Srikar, O. The History of EDA and its Impact on the electronics industry. Medium. https://sampathsrikar.medium.com/the-history-of-eda-and-its-impact-on-the-electronics-industry81ddb5241bc6#:~:text=The%20Emergence%20of%20EDA%3A%20The%20term%20EDA%20was,made20the%20design%20process%20faster%20and%20more%20efficient
6.Lieberman, M. B., & Montgomery, D. B. (1988). First-Mover Advantages. Strategic Management Journal, 9(Special Issue: Strategy Content Research), 41–58.
7.Design for manufacturability. In Wikipedia. https://en.wikipedia.org/wiki/Design_for_manufacturability
8.Renesas. Understanding the Differences in ESD Device-Level Testing. https://www.renesas.com
9.EOS/ESD Association, Inc. EOS/ESD Fundamentals Part 5. https://www.esda.org
10.Embedded Computing Design. Fundamentals of HBM, MM, and CDM Tests. https://www.embeddedcomputing.com
11.Siemens EDA. Calibre PERC User’s Manual.
12.Siemens EDA. DFM Data Analysis User’s and Reference Manual.
13.Siemens EDA. Verification User’s Manual.
14.Siemens EDA. Standard Verification Rule Format (SVRF) Manual.
15.Voldman, S. H. (2016, October). Evolution and revolution of electrostatic discharge (ESD) and electrical overstress (EOS) testing for components and systems. In 2016 13th IEEE International Conference on Solid-State and Integrated Circuit Technology (ICSICT) (pp. 441–443). IEEE.
16.Durham, N. C. The Battle for Chips Semiconductors Crucial Role in AI Development and its Implications for US-China Strategic Competition.
17."U.S. Targets China′s Chip Industry." (2023, May 4). The Wall Street Journal. https://www.wsj.com/articles/u-s-targets-chinas-chip-industry-11696245666
18."U.S. Targets China′s Chip Industry." (2023, May 4). The Wall Street Journal. https://www.wsj.com/articles/u-s-targets-chinas-chip-industry-11696245666
19.He, L., Chen, C., & Huang, X. (2023). "The Impact of U.S.-China Trade Conflict on Global Supply Chains: Evidence from the Semiconductor Industry." Journal of International Economics, 126, 103462. https://doi.org/10.1016/j.jinteco.2020.103462
20.Kuhn, R. (2023, October 17). "The Chip Wars: How China Threatens US Dominance in Semiconductors." Council on Foreign Relations. https://www.cfr.org/backgrounder/chip-wars-how-china-threatens-us-dominance-semiconductors
21. Zhou, B. (2023). The Impact of the US Chip Act and the Chip4 Alliance, and China How to Respond It. Transactions on Social Science, Education and Humanities Research, 1, 407-410.
22. Flynn, C. (2020). Recommendations on export controls for artificial intelligence. Centre for Security and Emerging Technology.
23.Madakam, S., Ramaswamy, R., & Tripathi, S. (2015). Internet of Things (IoT): A literature review. Journal of Computer and Communications, 3(5), 164-173.
24. Thomas, D., & Moorby, P. (2008). The Verilog® hardware description language. Springer Science & Business Media.
25.Christen, E., & Bakalar, K. (1999). VHDL-AMS-a hardware description language for analog and mixed-signal applications. IEEE Transactions on Circuits and Systems II: Analog and Digital Signal Processing, 46(10), 1263-1272.
26.Kundert, K., Chang, H., Jefferies, D., Lamant, G., Malavasi, E., & Sendig, F. (2000). Design of mixed-signal systems-on-a-chip. IEEE transactions on computer-aided design of integrated circuits and systems, 19(12), 1561-1571.
27.Jurczak, M., Collaert, N., Veloso, A., Hoffmann, T., & Biesemans, S. (2009, October). Review of FINFET technology. In 2009 IEEE international SOI conference (pp. 1-4). IEEE.
28.Bae, G., Bae, D. I., Kang, M., Hwang, S. M., Kim, S. S., Seo, B., ... & Kang, H. K. (2018, December). 3nm GAA technology featuring multi-bridge-channel FET for low power and high performance applications. In 2018 IEEE International Electron Devices Meeting (IEDM) (pp. 28-7). IEEE.
29.Kim, Y., Kim, J., Kim, H., Lee, H., Kim, D., Seo, S. K., ... & Kim, D. W. (2023, May). Die to Wafer Hybrid Cu Bonding for Fine Pitch 3D-IC Applications. In 2023 IEEE 73rd Electronic Components and Technology Conference (ECTC) (pp. 1043-1047). IEEE.
30. Lee, H. J., Mahajan, R., Sheikh, F., Nagisetty, R., & Deo, M. (2020, March). Multi-die integration using advanced packaging technologies. In 2020 IEEE Custom Integrated Circuits Conference (CICC) (pp. 1-7). IEEE.
31. Goel, S. K., Adham, S., Wang, M. J., Chen, J. J., Huang, T. C., Mehta, A., ... & Kim, S. (2013, September). Test and debug strategy for TSMC CoWoS™ stacking process based heterogeneous 3D IC: A silicon case study. In 2013 IEEE International Test Conference (ITC) (pp. 1-10). IEEE.
32.Lin, M. P. H., He, Y. T., Hsiao, V. W. H., Chang, R. G., & Lee, S. Y. (2013). Common-centroid capacitor layout generation considering device matching and parasitic minimization. IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 32(7), 991-1002. |