dc.description.abstract | Because of the progress of the semiconductor process technology, the process variation will be more and more serious in device mismatch and wire parasitic. In addition, analog circuit design increase time-consuming and complex, so a reliable automation tool will become the key point to enhance the efficiency of the overall circuit design.
For the series resistor array in resistor-string DAC, we can effectively reduce the random error by the permutation and space correlation of resistors. However, the high precision resistor string and resistor array permutation will increase the difficulty of the physical layout, and the inconsistency of the parasitic resistance will cause the circuit system error. Therefore, a good arrangement can not be achieved in the physical layout automation and balance parasitic effects, it will eventually fall short. In other words, the automated routing and interconnect resistance balance has already indispensable.
In this thesis, we get the compensation by exchanging two layer and ensure that each resistor connected wires having the same layer distribution, the same number of VIA block, and the consistent connection form. Then we stretch all routing paths to the same total length. The standard of length is the diagonal routing path. While developing a graphical user interface (GUI) tool, it can provide users to set routing information, bit number, and type clearly. Finally, we balanced the parasitic resistance by calibre.
| en_US |