DC 欄位 |
值 |
語言 |
DC.contributor | 通訊工程學系在職專班 | zh_TW |
DC.creator | 陳俊甫 | zh_TW |
DC.creator | Chun-Fu Chen | en_US |
dc.date.accessioned | 2023-7-11T07:39:07Z | |
dc.date.available | 2023-7-11T07:39:07Z | |
dc.date.issued | 2023 | |
dc.identifier.uri | http://ir.lib.ncu.edu.tw:444/thesis/view_etd.asp?URN=108553016 | |
dc.contributor.department | 通訊工程學系在職專班 | zh_TW |
DC.description | 國立中央大學 | zh_TW |
DC.description | National Central University | en_US |
dc.description.abstract | 近年來電子產品講求輕、快、薄,加上AI的崛起,記憶體也需要更快的存取速度,而低功率記憶體進入到第五代的技術,工作頻率也更加的快速,在高頻下,訊號完整性的問題更加的重要。
本論文會針對三個部份來進行討訊號完整性討論,第一部分為封裝型型態對於訊號完整性的影響,第二部分為基板結構設計對於訊號完整性的影響,第三部分為Layout設計對於訊號完整性的影響,透過這三部分的研究來找出第五代低功率記憶體的基板設計方向。 | zh_TW |
dc.description.abstract | In recent years, e lectronic products emphasize lightness, fast, and
thinness. With the rise of artificial intelligence, memory also needs to be
accessed faster. Low power memory has entered the fifth generation of
technology and operates more frequently. At high frequencies , signal
integrity becomes more important.
This article discusses signal integrity in the following three aspects.
The first part examines the effect of package type on signal integrity. The
second part focuses on the impact of substrate structure desi gn on signal
integrity. Finally, the third part examines the impact of layout design on
signal integrity. Through these three studies, we aim to determine the
substrate design direction for the fifth generation of low power memory. | en_US |
DC.subject | LPDDR | zh_TW |
DC.subject | 訊號完整性 | zh_TW |
DC.subject | LPDDR | en_US |
DC.subject | Signal Integrity | en_US |
DC.title | LPDDR5 基板電路高速訊號完整性分析 | zh_TW |
dc.language.iso | zh-TW | zh-TW |
DC.title | High-Speed Signal Integrity Analysis of LPDDR5 Substrate | en_US |
DC.type | 博碩士論文 | zh_TW |
DC.type | thesis | en_US |
DC.publisher | National Central University | en_US |