博碩士論文 91521035 完整後設資料紀錄

DC 欄位 語言
DC.contributor電機工程學系zh_TW
DC.creator鄭義憲zh_TW
DC.creatorYi-Shian Jengen_US
dc.date.accessioned2004-7-8T07:39:07Z
dc.date.available2004-7-8T07:39:07Z
dc.date.issued2004
dc.identifier.urihttp://ir.lib.ncu.edu.tw:444/thesis/view_etd.asp?URN=91521035
dc.contributor.department電機工程學系zh_TW
DC.description國立中央大學zh_TW
DC.descriptionNational Central Universityen_US
dc.description.abstract本論文主要是探討如何有效的節省在模擬半導體元件時所需要的記憶體空間,利用元件分割法可以在執行程式時大大的減少所需要的記憶體空間。因此,我們可以藉此優點來增加元件的點數而得到更精確的模擬結果。利用所開發的可調變式元件分割法,我們可以根據當時所需要的狀況來自由的調整欲分割的數目,使得模擬的過程能更加有效率,並將之應用在二維及三維的半導體元件模擬上。最後,我們將會利用上述的方法去模擬傳輸閘,並利用其模擬的結果來說明傳輸閘運用在電路設計上的優點。zh_TW
dc.description.abstractIn this thesis, we focus on how to effectively save the required memory space when simulate a semiconductor device. We can substantially reduce the required memory space by using device partition method. So, we can increase the node numbers by taking the advantage of device partition method and get the most accurate result. We developed the Flexible Device Partition Method. By using this method, we can partition the device into several parts as we want. So it can work more efficiently, and we will apply it to 2-D and 3-D device simulation. Finally, we will use this method to simulate a transmission-gate circuit and show the advantage of T-G in circuit design.en_US
DC.subject元件切割法zh_TW
DC.subjectDevice Partition Methoden_US
DC.title適用於二維及三維半導體元件模擬的可調變式元件切割法zh_TW
dc.language.isozh-TWzh-TW
DC.titleFlexible Device Partition Method in 2-D and 3-D Semiconductor Device Simulationen_US
DC.type博碩士論文zh_TW
DC.typethesisen_US
DC.publisherNational Central Universityen_US

若有論文相關問題,請聯絡國立中央大學圖書館推廣服務組 TEL:(03)422-7151轉57407,或E-mail聯絡  - 隱私權政策聲明