參考文獻 |
[1]Joon-Seo Yim, Seong-Ok Bae, Chong-Min Kyung, “A floorplan-based plan-ning methodology for power and clock distribution in ASICs [CMOS technol-ogy],” Proc. Design Automation Conference, 1999, pp. 766 —771.
[2]Pangjun, J.; Sapatnekar, S.S. “Clock distribution using multiple voltages,” Proc. Int'l Symp. Of Low Power Electronics and Design, 1999, pp. 145 —150.
[3]Taylor, G.F.; Geannopoulos, G. “Microprocessor clock distribution,” IEEE 5th Technical Meeting on Electrical Performance of Electronic Packaging, 1996, page 29.
[4]Ramanathan, P.; Dupont, A.J.; Shin, K.G. “Clock distribution in general VLSI circuits,” IEEE Trans. On Circuits and Systems I: Fundamental Theory and Applications, Vol 41 No. 5, 1994, pp. 395 —404.
[5]Restle, P.J.; Deutsch, A. “Designing the best clock distribution network,” Proc. Symp. On VLSI Circuits, 1998, pp. 2 -5.
[6]Aguiar, R.L.; Santos, D.M. “Wide-area clock distribution using controlled de-lay lines,” Proc. Int'l Conf. On Electronics, Circuits and Systems, 1998, pp. 63 -66 vol.2.
[7]Hyun Lee, Han Quang Nguyen, D.W. Potter, “Design self-synchronized clock distribution networks in an SoC ASIC using DLL with remote clock feedback,” Proc. Int'l ASIC/SOC Conference, 2000, pp. 248 —252.
[8]Geannopoulos, G.; Dai, X. “An adaptive digital deskewing circuit for clock distribution networks,” Proc. Int'l Solid-State Circuits Conference, 1998, pp. 400 —401.
[9]Brueske, D.E.; Embabi, S.H.K. “A dynamic clock synchronization technique for large systems,” IEEE Trans. On Components, Packaging, and Manufactur-ing Technology, Part B: Advanced Packaging, Vol 17 No. 3, 1994, pp. 350 -361.
[10]Sutoh, H.; Yamakoshi, K.; Ino, M. “Circuit technique for skew-free clock dis-tribution,” Custom Integrated Circuits Conference, 1995., Proceedings of the IEEE 1995 , 1995 , Page(s): 163 -166
[11]Hong-Yean Hsieh; Wentai Liu; Clements, M.; Franzon, P. “Self-calibrating clock distribution with scheduled skews,” Circuits and Systems, 1998. ISCAS '98. Proceedings of the 1998 IEEE International Symposium on, Volume: 2 , 1998,Page(s): 470 -473 vol.2.
[12]Hyun Lee; Han Quang Nguyen; Potter, D.W.,“Design self-synchronized clock distribution networks in an SoC ASIC using DLL with remote clock feedback”
ASIC/SOC Conference, 2000. Proceedings. 13th Annual IEEE International, 2000 Page(s): 248 -252
[13]Kim, S.; Sridhar, R “Hierarchical synchronization scheme using self-timed mesochronous interconnections,” Proc. ISCAS 1997, pp. 1824 -1827 vol.3.
[14]Muttersbach, J.; Villiger, T.; Kaeslin, H.; Felber, N.; Fichtner, W “Glob-ally-asynchronous locally-synchronous architectures to simplify the design of on-chip systems,” Proc. ASIC/SOC Conference, 1999, pp. 317 —321.
[15]Fenghao Mu; Svensson, C. “High speed interface for system-on-chip design by self-tested self-synchronization,” Proc. ISCAS 1999, pp. 516 -519 vol.2.
[16]S. Sidiropoulos, M.A. Horowitz, “A semidigital dual delay-locked loop,” IEEE J. of Solid-State Circuits, Vol 32 No. 11, 1997, pp. 1683 -1692.
[17]Minami, K.; Mizuno, M.; Yamaguchi, H.; Nakano, T.; Matsushima, Y.; Sumi, Y.; Sato, T.; Yamashida, H.; Yamashina, M. “A 1 GHz portable digital de-lay-locked loop with infinite phase capture ranges,” Proc. Int'l Solid-State Cir-cuits Conf., 2000, pp. 350 -351.
[18]Garlepp, B.W.; et. al., “A portable digital DLL for high-speed CMOS interface circuits,” IEEE J. of Solid-State Circuits, Vol 34 No 5, 1999, pp. 632 —644. |