參考文獻 |
[1] R.A Rutenbar., “Design Automation for Analog: The Next Generation of Tool Challenges ”
[2] A. Agatwal, H. Sampath, V. Yelamanchili and R. Vemuri, “Fast and Accurate Parasitic Capacitance Models for Layout-Aware Synthesis of Analog Circuit” 41st Design Automation Conference, 2004.
[3] L. Zhang, N. Jangkrajarng, S. Bhattacharya and C.-J. Richard Shi ,“Parasitic-Aware Optimization and Retargeting ofAnalog Layouts: A Symbolic-Template Approach” IEEE transactions on Computer-Aided Design of Integrated Circuits and Systems , vol.27 , no.5 , pp.791-802 , MAY. 2008.
[4] N. Jungkrujarng, S. Bhattacharyu, R. Hurtono and C. -J. Richard Shi, “Automatic Analog Layout Retargeting for New Processes and Device Sizes” International Symposium on Circuit and Systems (ISCAS) , 2003
[5] H. Habal and H. Graeb, “Constraint-Based Layout-Driven Sizing of Analog Circuits” IEEE transactions on Computer-Aided Design of Integrated Circuits and Systems, vol.30, no.8 , pp.1089-1102 , AUG. 2011
[6] N. Jangkrajarng, L. Zhang, S. Bhattacharya, N. Kohagen, and C.-J. Richard Shi “Template-Based Parasitic-Aware Optimization andRetargeting of Analog and RF Integrated Circuit Layouts,” International Conderence on Computer-Aided Design (ICCAD), 2006.
[7] S. Bhattacharya, N. Jangkrajarng and C-J. Richard Shi, ” Template-Driven Parasitic-Aware Optimization of Analog Integrated Circuit Layouts” Design Automation Conference, 2005.
[8] A. Pradhan and R. Vemuri, “A Layout-aware Analog Synthesis Procedure Inclusive of Dynamic Module Geometry Selection” 18th ACM Great Lakes symposium on VLSI
[9] H. Yang, R. Vemuri, “Efficient Symbolic Sensitivity based Parasitic-Inclusive Optimization in Layout Aware Analog Circuit Synthesis”, 20th International Conference on Embedded Systems, 2007.
[10] A. Pradhan and R. Vemuri, “On the Use of Hash Tables for Efficient Analog Circuit Synthesis”, 21st Internation Conference VLSI design (VLSID) ,2008
[11] M. Ranjan, W. Verhaegen, A. Agarwal , H. Sampath , R. Vemuri and G. Gielen, “Fast, Layout-Inclusive Analog Circuit Synthesis using Pre-Compiled Parasitic-Aware Symbolic Performance Models” Design , Automation and Test in Europe Conference and Exhibition, 2004.
[12] M. Dessouky , M.-M. Lou‥erat and Jacky Porte “Layout-Oriented Synthesis of High Performance Analog Circuits”, Design , Automation and Test in Europe Conference and Exhibition, 2000.
[13] Z. Li and L. Zhang, “A Performance-Constrained Template-Based Layout Retargeting Algorithm for Analog Integrated Circuits” 15th Asia and South Pacific , Design Automation Conference (ASP-DAC), 2010
[14] A. Agarwal and R. Vemuri, “Layout-Aware RF Circuit Synthesis Driven by Worst Case Parasitic Corners”, IEEE International Conference on Computer Design: VLSI in Computers and Processors (ICCD), 2005
[15] 黃弘一,”Ch03-Analog Layout Consideration,”混合訊號積體電路佈局與分析課程講義,Jan.2001.
[16] M. Eick, M. Strasser, H. Graeb, U. Schlichtmann,”Automatic Generation of Hierarchical Placement Rules for Analog Integrated Circuits,” ISPD’10, March 14–17, 2010
[17] 林柏宏, “階層式類比電路之擺置,” 國立台灣大學電機資訊學院電子工程學博士論文, June. 2009.
[18] L. E. Han,”CMOS Transistor Layout KungFu,”2005
[19] S.Bhattacharya, N.Jangkrajarng, C.J.R. Shi,”Multilevel Symmetry-Constraint Generation for Retargeting Large Analog Layouts,” IEEE transactions on computer-aided design of integrated circuits and systems, vol.25 , no.6, june 2006
[20] B. Razavi, “Design of analog CMOS integrated circuits”, McGraw-Hill Higher Education, 2001
[21] Electronics Tutorial about the RC Time Constan : RC charging circuit . Available at: http://www.electronics-tutorials.ws/rc/rc_1.html
[22] 鄭國興, “Digital Integrated Circuits Design” 數位積體電路設計上課講義,Sep.2009
[23] 詹立宇, “可改善幾何演算法之精準度的電壓趨動 運算放大器自動化設計方法,” 國立中央大學電機工程研究所碩士論文, July 2011
[24] M. S. Bazarar, H. D. Sherali, and C. M. Shetty, “Nonlinear Programming,” Wiley, 1993, 2nd ed.
[25] F. Silveira, D. Flandre, P.G.A. Jespers, ” A gm/ID based methodology for the design of CMOS analog circuits and its application to the synthesis of a silicon-on-insulator micropower OTA,” IEEE J. Solid-State, vol. 31, no. 9, 1996, pp. 1314-1319.
[26] W. Gao, R. Hornsey, “A power optimization method for CMOS op-amps using sub-space based geometric programming,” IEEE Design Automation and Test in Europe, 2010, pp. 508-513.
[27] http://www.mathworks.com/help/toolbox/ident/ref/bandwidth.html
[28] http://www.mathworks.com/help/toolbox/control/ref/margin.html
[29] SpringsoftR LakerR ,取自
http://www.springsoft.com/ch/community/springsoft-foundation。
[30] 許家綾,“具備內建樣板之鎖相迴路佈局自動化軟體 ,” 國立中央大學電機工程研究所碩士論文, July 2011
|