隨著半導體製程的縮小,製程變動的問題造成元件之間不匹配是日益嚴重。本論文提出Balanced-Via Channel Routing (BVCR)的繞線佈局法,可實現相關性電容的良率評估器所得到最佳佈局擺放,並依據既定的繞線方式達到所要求的元件匹配。BVCR遵照設計規則(Design rule)且著重於每個元件間的繞線的長度平衡。除此之外,BVCR的自動繞線機制可大幅降低佈局時間及人力成本,以加速產品上市的時效。 Devices mismatch is usually caused by the process variation. The uncontrollable process variation has become a severe problem as the semiconductor technology continues to shrink. We proposed the Balanced-Via Channel Routing (BVCR) to implement the optimum placement which generated by yield evaluator. Based on routing style of BVCR and design rules, the routing wires between devices can be balanced. Furthermore, the automatic system of BVCR can reduce the design costs and speed-up the time to market.