中大機構典藏-NCU Institutional Repository-提供博碩士論文、考古題、期刊論文、研究計畫等下載:Item 987654321/10423
English  |  正體中文  |  简体中文  |  全文笔数/总笔数 : 80990/80990 (100%)
造访人次 : 42409658      在线人数 : 1022
RC Version 7.0 © Powered By DSPACE, MIT. Enhanced by NTU Library IR team.
搜寻范围 查询小技巧:
  • 您可在西文检索词汇前后加上"双引号",以获取较精准的检索结果
  • 若欲以作者姓名搜寻,建议至进阶搜寻限定作者字段,可获得较完整数据
  • 进阶搜寻


    jsp.display-item.identifier=請使用永久網址來引用或連結此文件: http://ir.lib.ncu.edu.tw/handle/987654321/10423


    题名: 雙閘極含鍺量子點n與p型複晶矽薄膜電晶體之光響應研究;Photoresponses Study of Double-gated n- and p-type poly-Si Phototransistors Incorporating Germanium Quantum Dots in the Top-gate Dielectric.
    作者: 翁瑞隆;Rui-long Weng
    贡献者: 電機工程研究所
    关键词: 鍺量子點;複晶矽薄膜電晶體;Germanium Quantum Dots;poly-Si Phototransistors;Photoresponses
    日期: 2009-07-31
    上传时间: 2009-09-22 12:16:25 (UTC+8)
    出版者: 國立中央大學圖書館
    摘要: 本論文中,主要目的是想利用固相結晶法在550 oC環境中進行回火24小時,達到增加元件主動層中晶粒尺寸,減少晶界數目,提升含鍺量子點薄膜電晶體的光增益,改善載子在通道的傳輸速率及操作電流。從本實驗室之前所開發的鍺量子點薄膜電晶體的量測結果中,發現無鍺量子點薄膜電晶體,其照光下汲極飽和電流與未照光時汲極飽和電流相比具有35%的增益,而上部閘氧化層耦合鍺量子點薄膜電晶體可達65%的增益。雖然光響應的確可經由鍺量子點較佳的吸光率而增強,但是增加幅度不如預期。我們推測是因為複晶矽通道中為數眾多的晶界受到照光時也會激發出電子/電洞對,因而對無鍺量子點薄膜電晶體的光增益有所貢獻。並且由於通道中晶界對於載子而言屬於一種缺陷,而造成照光下鍺量子點激發出的主要載子進入通道後的載子遷移率較低,使得光響應較不那麼明顯。因此本論文利用非晶矽固相結晶法 (solid phase crystallization,SPC) 形成元件主動層,再以LPCVD系統所沉積而成的複晶矽薄膜做為一對照組,藉此分析n型與p型元件光響應的差別。 The main purpose of this thesis is to investigate how to improve the photoresponse of poly-Si TFTs with Ge QDs using SPC of a-Si in channel fabrication. We have successfully demonstrated that the photoresponse of poly-Si TFTs could be enhanced by a factor of 2 by incorporating Ge QDs into the gate oxide. However we know that a polycrystalline silicon film deposited by LPCVD system (as-deposited poly-Si) at 620 oC has smaller grains and more grain boundaries. Grain boundaries in the channel behave like traps to reduce the carrier mobility, and carrier lifetime. Consequently, active carriers excited from Ge QDs under illumination injected into channel are more likely recombined by the trap, leading to a less photocurrent enhancement. In this thesis, we employ a crystallization method, solid-phase-crystallization of amorphous silicon (SPC of a-Si) annealing at 550 oC for 24 hours, to increase the grain size and reduce the numbers of grain boundaries to increase the photocurrent in TFTs incorporating Ge QDs in the top-gate dielectric.
    显示于类别:[電機工程研究所] 博碩士論文

    文件中的档案:

    档案 大小格式浏览次数


    在NCUIR中所有的数据项都受到原著作权保护.

    社群 sharing

    ::: Copyright National Central University. | 國立中央大學圖書館版權所有 | 收藏本站 | 設為首頁 | 最佳瀏覽畫面: 1024*768 | 建站日期:8-24-2009 :::
    DSpace Software Copyright © 2002-2004  MIT &  Hewlett-Packard  /   Enhanced by   NTU Library IR team Copyright ©   - 隱私權政策聲明