English  |  正體中文  |  简体中文  |  全文筆數/總筆數 : 80990/80990 (100%)
造訪人次 : 41625488      線上人數 : 1978
RC Version 7.0 © Powered By DSPACE, MIT. Enhanced by NTU Library IR team.
搜尋範圍 查詢小技巧:
  • 您可在西文檢索詞彙前後加上"雙引號",以獲取較精準的檢索結果
  • 若欲以作者姓名搜尋,建議至進階搜尋限定作者欄位,可獲得較完整資料
  • 進階搜尋


    請使用永久網址來引用或連結此文件: http://ir.lib.ncu.edu.tw/handle/987654321/77742


    題名: 閘極掘入式氮化鋁鎵/氮化鎵增強型場效電晶體之閘極蝕刻後熱退火研究;The investigation of Enhancement-mode AlGaN/GaN Recessed Gate Field-Effect Transistors with Post Etching Rapid Thermal Annealing Process
    作者: 沈沛謙;Shen, Pei-Chien
    貢獻者: 電機工程學系
    關鍵詞: 氮化鎵;閘極掘入;閘極蝕刻後熱退火;GaN;gate recess;post etching annealing
    日期: 2018-08-06
    上傳時間: 2018-08-31 14:54:38 (UTC+8)
    出版者: 國立中央大學
    摘要: 本論文研究內容主要探討閘極掘入式氮化鋁鎵/氮化鎵金絕半電容與閘極掘入式氮化鋁鎵/氮化鎵金絕半場效電晶體,一般常見的製程流程是先蒸鍍歐姆金屬後進行歐姆金屬的快速熱退火,熱退火完才進行閘極掘入。本論文所使用之製程流程是蒸鍍完歐姆金屬後先進行閘極掘入,待閘極掘入完畢後再與歐姆金屬一起進行快速熱退火,達到歐姆接觸跟閘極蝕刻後界面改善之目的。
    在高蝕刻率閘極掘入式氮化鋁鎵/氮化鎵金絕半電容之特性方面,閘極掘入後經過快速熱退火處理有效改善電容的調變率、遲滯現象及頻散現象。而在閘極介電層與半導體的界面,在閘極掘入後經過快速熱退火處理也有獲得改善,且發現使用低蝕刻率之閘極掘入所製作而成的電容有最佳的界面品質。
    在高蝕刻率閘極掘入式氮化鋁鎵/氮化鎵金絕半場效電晶體方面,閘極掘入後經過快速熱退火,使得元件從增強型元件轉變成空乏型元件。但在最大增益轉導值、最大汲極電流值、最小次臨界擺幅、導通電阻、元件關閉時的漏電流方面,皆是閘極掘入後經過快速熱退火之特性較佳,且由遲滯效應去估算介面缺陷密度,跟電容之電導法萃取有相似的趨勢。最後使用低蝕刻率之閘極掘入所製作而成的金絕半場效電晶體擁有最佳的元件特性 (Vth = 2.12 V、ID, max = 233.24 mA/mm、(I_on/I_off ) = 1.73  107,µmax = 143.14 cm2/Vs)。
    ;In this study, a new process flow was proposed, which is ohmic contact annealing and post etching annealing at the same time to improve the surface states after gate recess and form good ohmic contact. The enhancement mode (E-mode) GaN MIS-FETs and MIS-capacitor with recessed gate were fabricated and investigated. And the difference in device DC performances when device with proposed annealing and device with traditional ohmic annealing are compared.
    In recessed-gate MIS-capacitor with high etching rate, device with proposed annealing (annealing after gate recess) shows better capacitance modulation, capacitance dispersion and lower hysteresis than the device with traditional ohmic annealing (without annealing after gate recess). The interface state density between the gate dielectric layer and the semiconductor has been effectively improved in devices with proposed annealing. In addition, it has been found that using a low etching rate to produce the recessed-gate MIS-capacitor could result in the best interface quality.
    In recessed-gate MIS-FET with high etching rate for gate recess, device with proposed annealing turns into depletion-mode operation from enhancement-mode operation, but gm, max, ID, max, S.S.min, Ron, leakage current at off state are better than device with traditional annealing. The hysteresis effect in device I-V characteristics is used to estimate the interface state density, which is similar to the conductance extraction result in C-V measurements. Finally, MIS-FET with low etching rate for gate recess process emonstrates the best device characteristics, and is our laboratory′s first GaN enhancement mode device.
    顯示於類別:[電機工程研究所] 博碩士論文

    文件中的檔案:

    檔案 描述 大小格式瀏覽次數
    index.html0KbHTML117檢視/開啟


    在NCUIR中所有的資料項目都受到原著作權保護.

    社群 sharing

    ::: Copyright National Central University. | 國立中央大學圖書館版權所有 | 收藏本站 | 設為首頁 | 最佳瀏覽畫面: 1024*768 | 建站日期:8-24-2009 :::
    DSpace Software Copyright © 2002-2004  MIT &  Hewlett-Packard  /   Enhanced by   NTU Library IR team Copyright ©   - 隱私權政策聲明