中大機構典藏-NCU Institutional Repository-提供博碩士論文、考古題、期刊論文、研究計畫等下載:Item 987654321/93149
English  |  正體中文  |  简体中文  |  全文筆數/總筆數 : 80990/80990 (100%)
造訪人次 : 41670244      線上人數 : 1608
RC Version 7.0 © Powered By DSPACE, MIT. Enhanced by NTU Library IR team.
搜尋範圍 查詢小技巧:
  • 您可在西文檢索詞彙前後加上"雙引號",以獲取較精準的檢索結果
  • 若欲以作者姓名搜尋,建議至進階搜尋限定作者欄位,可獲得較完整資料
  • 進階搜尋


    請使用永久網址來引用或連結此文件: http://ir.lib.ncu.edu.tw/handle/987654321/93149


    題名: 用於響應穩定性的老化感知平行掃描鏈PUF設計;Aging-aware Parallel Scan-Chain PUF Design for Stability of Responses
    作者: 李宗穎;Tzong-Ying, L
    貢獻者: 電機工程學系
    關鍵詞: 物理不可仿製功能;平行掃描鍊;老化效應;可測試性設計;Physical unclonable function;Parallel Scan-Chain;Aging Effects;Design for testing
    日期: 2022-12-02
    上傳時間: 2024-09-19 16:44:34 (UTC+8)
    出版者: 國立中央大學
    摘要: 物理不可仿製功能
    Physical Unclonable Function, PUF) 是一種被廣泛研究於硬體
    安全的技術。透過 PUF 產生器,我們期望獲得不可仿製且無法預測的響應 Responses
    並根據不同 應用場景 作為電路唯一的身分辨識 IDs 或密鑰 Secret Keys 。 在硬體上 PUF產生器包含很多種類,例如仲裁器 Arbiter) PUF, 環形震盪器 (Ring-Oscillator) PUF,
    SRAM PUF, 等等。
    大部分的
    PUF 產生器是需要額外的電路實現且獨立於原始電路。它的額外電路不僅
    使其容易受到移除攻擊 Removal Attack)),而且還會產生高昂的資源消耗。為了避免上
    述缺點,有 文獻 提出了基於延遲 Delay-based 的“平行掃描 PUF Parallel Scan-Chain PUF))”來解決這些問題。它可以通過比較掃描鏈 Scan-Chain 的兩條不同路徑的延遲來
    實現,這是一種建立在原始電路上的標準 DFT結構。然而這種 PUF 在兩個掃描觸發器
    之間的不同條件下會受到老化效應的嚴重影響,例如 NBTI、 PBTI 和 HCI。 這些將導
    致原始響應被翻轉並最終導致錯誤,從而 造成 錯誤更正碼 ( 有較高 的複雜性和開銷。
    在本
    論 文中,我們提出了一種克服老化影響的方法。為了達到預期的目標,我們使
    用提出的老化 補償器 Aging Compensator 來相互抵消老化造成的延遲。實驗結果表明,
    所提出的老化元件可以防止響應被逆轉 並且可以提高可靠度 Reliability 。;Physical Unclonable Function (PUF) has been widely researched as potential security primitive. For applications in the field of hardware security, we expect to obtain the unclonable and unexpected responses that usually served as secret keys or unique IDs in various application scenarios. There are many kinds of PUF for the hardware circuitry, such as Arbiter PUF, Butterfly PUF, Ring-Oscillator PUF, SRAM PUF, Parallel Scan-Chain PUF, and so on.
    Most existing PUF designs are independent of the original circuit. The extra circuitry for the PUF not only makes it vulnerable to removal attack but also causes high resource overhead. To prevent the above disadvantages, delay-based “Parallel Scan-Chain PUF” is proposed to solve these problems. It is implemented with an arbiter to compare the delay of two different paths of the Scan-Chain, which is a standard DFT structure built on the original circuit. However, this kind of PUF will be severely affected by aging effects, such as NBTI, PBTI, and HCI, due to the conditions of different inputs between two Scan Flip-Flop in normal mode. These will cause the original response to be flipped and eventually lead to errors, resulting in high Error Correction Code (ECC) complexity and overhead.
    In this thesis, it is proposed a novel method to overcome the effects of aging and enhance reliability. To achieve the desired goal, we analyze the structure of Parallel Scan-Chain PUF and find out the possible causes of error due to aging effects. Next, we use the proposed aging compensator to mutually offset the delay between two different Scan Flip-Flops after aging. Also, we combine the signal gating for the arbiter can not only prevent it from unbalanced aging effects but also save power consumption. Experimental results show that the proposed method can reduce the responses from an average error rate of 39.96% to less than 7.5% within 10 years. Moreover, with the complexity of ECC reduced, it offers ~8x overhead reduction for the BCH encoder and decoder.
    顯示於類別:[電機工程研究所] 博碩士論文

    文件中的檔案:

    檔案 描述 大小格式瀏覽次數
    index.html0KbHTML5檢視/開啟


    在NCUIR中所有的資料項目都受到原著作權保護.

    社群 sharing

    ::: Copyright National Central University. | 國立中央大學圖書館版權所有 | 收藏本站 | 設為首頁 | 最佳瀏覽畫面: 1024*768 | 建站日期:8-24-2009 :::
    DSpace Software Copyright © 2002-2004  MIT &  Hewlett-Packard  /   Enhanced by   NTU Library IR team Copyright ©   - 隱私權政策聲明