English  |  正體中文  |  简体中文  |  Items with full text/Total items : 66984/66984 (100%)
Visitors : 22649657      Online Users : 233
RC Version 7.0 © Powered By DSPACE, MIT. Enhanced by NTU Library IR team.
Scope Tips:
  • please add "double quotation mark" for query phrases to get precise results
  • please goto advance search for comprehansive author search
  • Adv. Search
    HomeLoginUploadHelpAboutAdminister Goto mobile version


    Please use this identifier to cite or link to this item: http://ir.lib.ncu.edu.tw/handle/987654321/9562


    Title: 非對稱性數位用戶迴路之等化器系統及數位訊號處理器實現;A DSP Processor Approach for ADSL Equalization System
    Authors: 程文聖;Wen-Sheng Cheng
    Contributors: 電機工程研究所
    Keywords: 非對稱性數位用戶迴路;FEQ;TEQ;DMT;DSP;ADSL
    Date: 2003-07-07
    Issue Date: 2009-09-22 11:50:37 (UTC+8)
    Publisher: 國立中央大學圖書館
    Abstract: 離散多頻(DMT)調變/解調方法是非對稱數位用戶迴路(ADSL)系統中標準的實體層傳輸技術。在離散多頻的傳收機中,通道的等化是經由兩個步驟所完成的,稱為時域等化器(TEQ)及頻域等化器(FEQ)。時域等化器的目的是用來縮短通道響應長度。而頻域等化器則是被用來補償信號經過通道時所造成的大小及相位的失真。 在本論文中,我們利用MATLAB完整的模擬此演算法並驗證其正確性。模擬的結果顯示TEQ-based ADSL接收器可以有效的將通道響應縮短,並且在頻率軸成功的把傳送的QAM 符號還原,我們利用SNR,SSNR,GSNR以及傳輸速率來評估其效能。 另一方面,在資料通路設計(datapath)上,我們針對通訊系統實際應用上不同運算需要,設計了不同種類的乘法累加器,包括single-MAC, dual-MAC,以及subword-MAC,我們提出了可參數化數位訊號處理器設計方法論,包括乘法器的位元長度以及保護字元,並且利用硬體描述語言Verilog完成了一系列針對通訊系統設計的可參數化資料通路設計。 Discrete multiton (DMT) modulation/demodulation scheme is the standard physical-layer transmission technology in ADSL system. In DMT transceiver, channel equalization is carried out through time domain equalizer (TEQ) and frequency domain equalizer (FEQ). TEQ is introduced to shorten the channel response to a pre-defined length. On the contrary, FEQ is used to compensate the magnitude and phase distortion caused by channel. In this thesis, we use MATLAB to simulate the whole TEQ-FEQ algorithm and verify the correctness of this algorithm. The simulation results show that TEQ-based ADSL transceiver shorten the channel impulse response effectively, and recover the transmitted QAM-symbol in frequency domain. We evaluate the performance of this algorithm by SNR, SSNR, GSNR, and data rate. On the other hand, we design different kinds of MAC for communication system requirements, include single-MAC, dual-MAC, and subword-MAC. We propose the parameterized DSP processor design methodology, and the word length and guard bit in MAC are be parameterized. We implement the parameterized DSP data path by hardware description language-Verilog.
    Appears in Collections:[電機工程研究所] 博碩士論文

    Files in This Item:

    File SizeFormat
    0KbUnknown593View/Open


    All items in NCUIR are protected by copyright, with all rights reserved.

    社群 sharing

    ::: Copyright National Central University. | 國立中央大學圖書館版權所有 | 收藏本站 | 設為首頁 | 最佳瀏覽畫面: 1024*768 | 建站日期:8-24-2009 :::
    DSpace Software Copyright © 2002-2004  MIT &  Hewlett-Packard  /   Enhanced by   NTU Library IR team Copyright ©   - Feedback  - 隱私權政策聲明