中大機構典藏-NCU Institutional Repository-提供博碩士論文、考古題、期刊論文、研究計畫等下載:Item 987654321/9576
English  |  正體中文  |  简体中文  |  Items with full text/Total items : 78937/78937 (100%)
Visitors : 39817395      Online Users : 1271
RC Version 7.0 © Powered By DSPACE, MIT. Enhanced by NTU Library IR team.
Scope Tips:
  • please add "double quotation mark" for query phrases to get precise results
  • please goto advance search for comprehansive author search
  • Adv. Search
    HomeLoginUploadHelpAboutAdminister Goto mobile version


    Please use this identifier to cite or link to this item: http://ir.lib.ncu.edu.tw/handle/987654321/9576


    Title: 應用於多媒體通訊之平台式設計;A Platform-based Design for Multimedia Communications
    Authors: 林信佑;Shin-Yo Lin
    Contributors: 電機工程研究所
    Keywords: 多媒體;平台式設計;通訊;Multimedia;Communications;Platform-based Design
    Date: 2003-06-16
    Issue Date: 2009-09-22 11:50:54 (UTC+8)
    Publisher: 國立中央大學圖書館
    Abstract: 近年來多媒體通訊之蓬勃發展同時也帶動了全球3C產業的急速進步,因而在實際應用上傳統的ASIC系統開發與設計整合已無法跟上其快速的變化與多樣的需求,對系統設計複雜度不斷的提高及Time-To-Market的壓力下,把FPGA及微處理器的核心以軟體或是硬體方式內嵌在同一晶片上,擁有內建可程式化 (Embedded Programmable) 能力的設計,將可提供系統設計之另一出路。 在本篇論文中,建立一SOPC平台式設計之環境應用於多媒體通訊。我們採用Altera APEX 20K200E484-2X之FPGA嵌入Nios CPU並利用軟體方式進行JPEG壓縮的工作,首先將Nios CPU嵌入至現場可程式化邏輯陣列(Field Programmable Gate Array; FPGA)中,並藉由CMOS sensor擷取影像送給嵌入式處理器利用此嵌入式處理器進行JPEG壓縮的動作,隨即透過網路將影像傳送至遠端使用者。在其中,我們完成CMOS sensor擷取影像及網路伺服器環境的架設,並成功的利用嵌入式處理器Nios進行JPEG壓縮的工作,我們使用176 x 104之影像大小進行壓縮的工作,並先將原始影像存放在快閃記憶體 (flash memory) 中,然後嵌入式處理器從快閃記憶體中抓取原始影像資料並將壓縮過的影像存放在SRAM中,以利用乙太網路板將JPEG格式的影像資料流傳送至遠端使用者。使用者可以透過瀏覽器來存取已壓縮過的資料以觀看JPEG之圖像。 The full of vitality multimedia communications development has increased dramatically 3C industry in the world. Therefore practical applications, tradition ASIC system cannot meet the rapidly and vary development and design integrated. However, standard CPU also cannot meet the rapidly application. Since the system design more complexity and time-to-market pressure, the platform-based design methodology has approached. In this thesis, we develop a SOPC platform-based design environment for multimedia communications. We adopt the Altera APEX20K200E484-2X device. The JPEG compression is performed on software method in the embedded processor. First, we embed a Nios processor in FPGA (Field Programmable Gate Array). Second, we feed the image data with Nios processor by CMOS sensor. The compressed image data transports to client user by Ethernet daughter board. In this task, we successfully complete the JPEG compression by the Nios processor and web server system. The raw image data is stored in the flash memory. Afterward, the embedded processor can be fetched the raw image data from the flash memory. The compressed image data is stored in SRAM memory. The format of the JPEG image will be transformed to the client by the Ethernet daughter board. Eventually, the user can be accessed the compressed image data through by browser.
    Appears in Collections:[Graduate Institute of Electrical Engineering] Electronic Thesis & Dissertation

    Files in This Item:

    File SizeFormat


    All items in NCUIR are protected by copyright, with all rights reserved.

    社群 sharing

    ::: Copyright National Central University. | 國立中央大學圖書館版權所有 | 收藏本站 | 設為首頁 | 最佳瀏覽畫面: 1024*768 | 建站日期:8-24-2009 :::
    DSpace Software Copyright © 2002-2004  MIT &  Hewlett-Packard  /   Enhanced by   NTU Library IR team Copyright ©   - 隱私權政策聲明