中大機構典藏-NCU Institutional Repository-提供博碩士論文、考古題、期刊論文、研究計畫等下載:Item 987654321/9736
English  |  正體中文  |  简体中文  |  全文筆數/總筆數 : 80990/80990 (100%)
造訪人次 : 41667095      線上人數 : 1746
RC Version 7.0 © Powered By DSPACE, MIT. Enhanced by NTU Library IR team.
搜尋範圍 查詢小技巧:
  • 您可在西文檢索詞彙前後加上"雙引號",以獲取較精準的檢索結果
  • 若欲以作者姓名搜尋,建議至進階搜尋限定作者欄位,可獲得較完整資料
  • 進階搜尋


    請使用永久網址來引用或連結此文件: http://ir.lib.ncu.edu.tw/handle/987654321/9736


    題名: 矽鍺異質源/汲極結構與pn二極體之研製;Study and Processing of Hetero-SiGe/Si S/D Structure and P-N Diode
    作者: 蔡文洲;Wen-Chou Tsai
    貢獻者: 電機工程研究所
    關鍵詞: 超淺接面源/汲極結構;高溫濕氧化;異質矽鍺/矽pn二極體;嵌入式/提升式異質矽鍺/矽pn二極體;開啟電壓;理想因數;逆向飽和電流;崩潰電壓;金氧半電晶體;shallow junction S/D structure;turn on voltage;ideality factor;reverse saturation current;junction capacitance;breakdown voltage;short-channel-effect;wet oxidation;hetero-SiGe/Si P-N diode;recessed/raised P-N diode
    日期: 2004-07-09
    上傳時間: 2009-09-22 11:54:50 (UTC+8)
    出版者: 國立中央大學圖書館
    摘要: 摘要 在本論文中,利用ICP與smart-EPDTM製作出超淺接面源/汲極結構,並且搭配高溫濕氧化(wet oxidation)將受損的表面氧化後,由氫氟酸水溶液將氧化後的缺陷層移除,完成淺接面源/汲極結構的製作。 本論文的另一重點為異質矽鍺/矽pn二極體的製作。利用LPCVD成長複晶矽鍺材料並以黃光設備搭配電漿蝕刻回蝕刻技術將pn二極體圖形定義出來,完成製作嵌入式/提升式異質矽鍺/矽pn二極體。而在元件直流特性上,嵌入式異質矽鍺/矽pn二極體無論是在開啟電壓(Von)、理想因數(n)、逆向飽和電流(Isat)與崩潰電壓(Vbd)有較佳的特性表現,同時也展現此異質結構較不易受鍺含量多寡的限制以及有效的抑制短通道效應,具實現高速與低功率消耗的元件設計之潛能。 運用嵌入式異質矽鍺/矽結構於MOSFETs的源/汲極上將可壓縮短通道效應,實現未來奈米金氧半電晶體發展之趨勢。因此,嵌入式矽鍺源極/汲極結構的確是一個適合運用於尺寸小、速度快與消耗功率低的奈米電子元件。 Abstract In this thesis, we fabricated shallow junction S/D structure by ICP and smart-EPDTM. We applied high temperature wet oxidation to oxidize the defective surface. The oxidized defective layer was then removed by hydrofluoric (HF) acid. We also fabricated hetero-SiGe/Si P-N diode. We first grew poly-SiGe material by LPCVD. The recessed/raised P-N diode was then patterned by yellow light equipments and plasma-etching-back techniques. As for DC characteristics, the recessed P-N diode performs better in turn on voltage (Von), ideality factor (n), reverse saturation current (Isat), junction capacitance (Cj), and breakdown voltage (Vbd). We also show that the recessed heterostructure is less dependent on the Ge content and effectively suppresses short-channel-effect. Therefore, the recessed hetero-SiGe/Si P-N diode is one of the best candidates to realize high speed and low power consumption. By incorporating recessed hetero-SiGe/Si structure into the S/D of MOSFETs, we can compress short-channel-effect, and thus continue the scaling trend of MOSFETs into the nano-scale region. Therefore, recessed SiGe/Si S/D structure can realize nano-scale electronic devices with high speed and low power consumption.
    顯示於類別:[電機工程研究所] 博碩士論文

    文件中的檔案:

    檔案 大小格式瀏覽次數


    在NCUIR中所有的資料項目都受到原著作權保護.

    社群 sharing

    ::: Copyright National Central University. | 國立中央大學圖書館版權所有 | 收藏本站 | 設為首頁 | 最佳瀏覽畫面: 1024*768 | 建站日期:8-24-2009 :::
    DSpace Software Copyright © 2002-2004  MIT &  Hewlett-Packard  /   Enhanced by   NTU Library IR team Copyright ©   - 隱私權政策聲明