English  |  正體中文  |  简体中文  |  全文筆數/總筆數 : 80990/80990 (100%)
造訪人次 : 41634653      線上人數 : 2707
RC Version 7.0 © Powered By DSPACE, MIT. Enhanced by NTU Library IR team.
搜尋範圍 查詢小技巧:
  • 您可在西文檢索詞彙前後加上"雙引號",以獲取較精準的檢索結果
  • 若欲以作者姓名搜尋,建議至進階搜尋限定作者欄位,可獲得較完整資料
  • 進階搜尋


    請使用永久網址來引用或連結此文件: http://ir.lib.ncu.edu.tw/handle/987654321/48527


    題名: K/V頻段壓控振盪器暨V頻段三階次諧注入鎖定振盪器之研製;The Implementations on K/V-Band Voltage Controlled Oscillators and V-Band Third Sub-harmonic Injection Locked Oscillator
    作者: 連子誼;Tzu-Yi Lian
    貢獻者: 電機工程研究所
    關鍵詞: 考畢茲;注入鎖定;轉導提升;壓控振盪器;voltage control oscillator;gm-boosting;Colpitts;injection lock
    日期: 2011-08-10
    上傳時間: 2012-01-05 14:57:11 (UTC+8)
    摘要: 本論文包含兩主題,第一部份為壓控振盪器之研製,實現兩個K頻段壓控振盪器及兩個V頻段壓控振盪器。第二部份為注入鎖定式振盪器,實現一個V頻段三階次諧注入鎖定振盪器。以上電路分別使用tsmcTM 0.18 ?m CMOS和90 nm CMOS 及UMCTM 90 nm CMOS製程實現。 第一章介紹研究動機及系統應用,而第二章則介紹兩個K頻段的壓控振盪器架構,使用tsmcTM 0.18 ?m CMOS 製程,第一個電路為閘極至源極回授考畢茲壓控振盪器,此架構設計上為解決傳統考畢茲電路起振不易的問題,設計一轉導提升電路來克服此問題,其中心頻率為21.09 GHz,可調範圍為21.06 到 21.18 GHz,相位雜訊在偏移1 MHz時為 -104.7 dBc/Hz,最大輸出功率為 -9.8 dBm,功率消耗為24.43 mW,計算優化指數為 -177.3 dBc/Hz。第二個電路則延續轉導提升之概念,設計一疊接式轉導提升考畢茲壓控振盪器,其中心頻率為25.0 GHz,可調範圍為24.65 到 25.23 GHz,相位雜訊在偏移1 MHz時為 -97.7 dBc/Hz,最大輸出功率為 -16.17 dBm,功率消耗為9.27 mW,計算優化指數為 -176.3 dBc/Hz。 第三章介紹V頻段壓控振盪器的架構,第一個電路使用UMCTM 90 nm CMOS製程,電路中設計一自我取樣電路,並利用基極效應降低臨界電壓,以達到降低功耗之目標,其中心頻率為 50.7 GHz,可調範圍為50.25 到 51.5 GHz,相位雜訊在偏移10 MHz時為 -123.9 dBc/Hz,最大輸出功率為 -8.34 dBm,功率消耗為25.44 mW,計算優化指數為 -183.9 dBc/Hz。第二個電路使用tsmcTM 90 nm CMOS製程,此電路利用達靈頓對為架構,並使用變壓器回授,使源極端的電壓成為動態,讓電晶體的偏壓可達飽和,其中心頻率為54.23 GHz,可調範圍為53.82 到 55.62 GHz,相位雜訊在偏移10 MHz時為 -113.09 dBc/Hz,最大輸出功率為 -6.14,功率消耗為11.3 mW,計算優化指數為-177.2 dBc/Hz。 第四章介紹V頻段的三階次諧注入鎖定振盪器架構,使用UMCTM 90 nm CMOS製程,此三階次諧注入鎖定振盪器利用兩組回授路徑,其目的為加強三倍頻注入訊號,使三階次諧注入鎖定振盪器能有較寬的鎖頻範圍,量測結果為自振頻率為41.45 GHz,可鎖定範圍為39.32 到 41.91 GHz,功率消耗為19.18 mW,鎖定時相位雜訊在1 MHz時為-114.1 dBc/Hz,最大輸出功率為 -4.17 dBm,優化指標為0.33。 第五章為結論,討論以上晶片優劣處,並設定自己的未來期許和努力方向。 This thesis studies two subjects. The first one is the design of voltage control oscillator. Two K-band VCOs and two V-band VCOs were designed and implemented. The second one is the design of injection lock oscillator. A V-band third sub-harmonic injection lock oscillator was implemented. Aforementioned circuits were implemented in tsmcTM 0.18 ?m CMOS, 90 nm CMOS and UMCTM 90 nm CMOS technologies. The thesis is organized as follow, Chapter 1 gives the motivation and induction of system applications. Chapter 2 introduces two K-band VCO topologies which were fabricated in tsmcTM 0.18 ?m CMOS technology. The first circuit is the gate-to-source feedback Coliptts VCO. The proposed gm-boosted technique solves the problem of difficult oscillation of conventional Coliptts VCO. The measured oscillation central frequency is 21.09 GHz with the tunable frequency range from 21.06 to 21.18 GHz. The phase noise is -104.7 dBc/HZ at 1 MHz offset, and the maximum output power is -9.8 dBm. The total power consumption is 24.43 mW. The figure of merit ( FOM ) is -177.3 dBc/Hz. The second circuit continues to improve the gm-boosting ability. The cascode gm-boosted Coliptts VCO is designed. The measured oscillation central frequency is 25.0 GHz with the tunable frequency range from 24.65 to 25.23 GHz. The phase noise is -97.7 dBc/Hz at 1 MHz offset, and the maximum output power is -16.7 dBm. The total power consumption is 9.27 mW. The FOM is -176.3 dBc/Hz. Chapter 3 presents two V-band VCO topologies. The first circuit was fabricated in UMCTM 90 nm CMOS. This topology provides a self-detected circuit to reduce the threshold voltage. Therefore, this VCO can reduce the power consumption. The measured oscillation central frequency is 50.7 GHz with the tunable frequency range from 50.25 to 51.5 GHz. The phase noise is -123.9 dBc/Hz at 10 MHz offset, and maximum output power is -8.34 dBm. The total power consumption is 25.44 mW. The FOM is -183.9 dBc/Hz. The second circuit was fabricated in tsmcTM 90 nm CMOS. This topology is darlinton pair, and using transformer feedback. Therefore, the source voltage become active. The transistor can work in saturation. The measured oscillation central frequency is 54.23 GHz with tunable frequency range from 53.82 to 55.62 GHz. The phase noise is -113.09 dBc/HZ at 10 MHz offset, and the maximum output power is -6.14 dBm. The total power consumption is 11.3 mW. The FOM is -177.2 dBc/Hz. Chapter 4 develops a V-band third sub-harmonic injection lock oscillator topology which was fabricated in UMCTM 90 nm CMOS technology. This third sub-harmonic injection lock oscillator used two feedback paths to increase the third-harmonic power. Therefore, it can increase the locking range. The measured free run frequency of oscillator is 41.45 GHz. The locking range is from 39.32 to 41.91 GHz. The power consumption is 19.18mW. The phase noise is -114.1 dBc/Hz at 1 MHz offset which VCO is under injection locked. The maximum output power is -4.17 dBm. The FOM is 0.33. Finally, the conclusion and future work are given in Chapter 5.
    顯示於類別:[電機工程研究所] 博碩士論文

    文件中的檔案:

    檔案 描述 大小格式瀏覽次數
    index.html0KbHTML675檢視/開啟


    在NCUIR中所有的資料項目都受到原著作權保護.

    社群 sharing

    ::: Copyright National Central University. | 國立中央大學圖書館版權所有 | 收藏本站 | 設為首頁 | 最佳瀏覽畫面: 1024*768 | 建站日期:8-24-2009 :::
    DSpace Software Copyright © 2002-2004  MIT &  Hewlett-Packard  /   Enhanced by   NTU Library IR team Copyright ©   - 隱私權政策聲明