中大機構典藏-NCU Institutional Repository-提供博碩士論文、考古題、期刊論文、研究計畫等下載:Item 987654321/65711
English  |  正體中文  |  简体中文  |  全文筆數/總筆數 : 80990/80990 (100%)
造訪人次 : 41780459      線上人數 : 1979
RC Version 7.0 © Powered By DSPACE, MIT. Enhanced by NTU Library IR team.
搜尋範圍 查詢小技巧:
  • 您可在西文檢索詞彙前後加上"雙引號",以獲取較精準的檢索結果
  • 若欲以作者姓名搜尋,建議至進階搜尋限定作者欄位,可獲得較完整資料
  • 進階搜尋


    請使用永久網址來引用或連結此文件: http://ir.lib.ncu.edu.tw/handle/987654321/65711


    題名: 具有寬負載調節能力之高效率數位控制電流模式直流對直流降壓轉換器;A High-Efficiency Digitally Controlled Current-Mode DC-DC Buck Converter with Wide-Load Regulation
    作者: 王昭穎;Wang,Chao-Ying
    貢獻者: 電機工程學系
    關鍵詞: 直流對直流穩壓器;比例-積分-微分控制器;雙線性轉換;類比數位轉換器;數位脈衝寬度調變器;極限循環振盪;可預測電流控制;數位電流感測器;DC-DC Converter;PID Controller;Bilinear Transform;Analog-to-Digital Converter (ADC);Digital Pulse-Width Modulator (DPWM);Limit-Cycle Oscillation;Predictive Current Control;Digital Current Sensor
    日期: 2014-07-08
    上傳時間: 2014-10-15 17:08:43 (UTC+8)
    出版者: 國立中央大學
    摘要: 如何延長攜帶式電子產品的使用時間為一大重要議題,其中一種解決方式為增加電池之蓄電量,另一種方式為減少功率消耗、提高電源管理積體電路的功率轉換效率。切換式直流對直流穩壓器具有寬負載調節能力,適合應用於攜帶式電子產品之電力系統中,此外,數位控制之切換式穩壓器具有高度的設計彈性,系統參數可程式化修改,於不同製程下電路具有延伸性與重複使用的特質。
    本論文所提出之數位控制電流模式降壓轉換器,其系統設計是建立於數學推導,並輔以行為模型加以驗證其正確性。基於功率級不足的相位邊限,系統中需要數位補償器來改善系統穩定度,數位之比例-積分-微分控制器即是用來增加功率級的相位邊限並擴大系統頻寬。比例-積分-微分控制器先於連續時域下設計,再利用雙線性轉換式得出離散時域之控制器,轉換後的相位與系統頻寬並無發生失真之現象。於控制迴路中,類比數位轉換器與數位脈衝寬度調變器的解析度需依據系統的需求來設計,以避免降壓轉換器的輸出發生極限循環振盪。可預測電流控制法則應用於此電流模式降壓轉換器中,結合電感電流與誤差電壓兩項資訊,有效調整控制訊號的工作週期,使降壓轉換器能調節出所需的直流電壓準位。
    降壓轉換器中之延遲線類比數位轉換器,其概念是建立於時間-數位之轉換,此類比數位轉換器具有四位元解析度,最低有效位元為10毫伏特。比例-積分-微分控制器以查表法實現,可有效降低面積消耗。計數器-比較器架構之數位脈衝寬度調變器具有精確的工作週期調變能力,其解析度為8位元,時間解析度為3.9奈秒。數位電流感測器採用連續近似演算法,將電流感測與量化整合為一,具有4位元解析度,最低有效位元為93.2毫安培,電流感測範圍0-1.4安培。適應性停滯時間控制器具有快速的切換節點電壓偵測能力,可改善功率轉換效率並避免短路電流的發生。所提出的緩啟動電路可避免降壓轉換器於啟動時引起突發之大電流,進而保護元件免於損毀,此緩啟動電路可完整地整合至晶片中,無需外接元件。
    本數位控制電流模式降壓轉換器是以0.18μm CMOS製程實現而成,晶片面積為2.66平方毫米。此降壓轉換器之輸入電壓範圍為2.3至4.4伏特,輸出電壓準位為1.8伏特,切換頻率為1百萬赫茲,負載電流範圍0-1安培。於500毫安培負載電流暫態下,產生之過衝或下衝電壓為230毫伏特,恢復時間為23微秒。線性調節度為9.5μV/mV,負載調節度為18μV/mA。最大功率轉換效率可達到92%。
    ;For portable electronics, the extension of usage time is an essential consideration. One solution is to increase the capacity of batteries. Another solution is to reduce the power consumption, that is to say, increase the power conversion efficiency of power management IC. For the requirement of wide-load regulation, the DC-DC switching regulator is suitable to employ in portable power system. Besides, the digitally-controlled DC-DC converter offers high-degree flexibility, programmable system para- meters, scalable and reusable hardware with difference processes.
    System design of the digital current-mode Buck converter is based on the mathematical derivations, and verified by using behavioral models. Due to insufficient phase margin of converter power stage, a digital compensator is necessary. The digital PID controller is used to increase the phase margin of converter power stage and extend the system bandwidth. PID controller is first devised in continuous -time domain, and then converted to discrete-time domain by the bilinear transform with frequency prewarping. Phase and system bandwidth is well-mapping after transformation. There are two quant- izers ADC and DPWM in control loop, the resolutions of this two circuits are dependent on system requirements and no-limit-cycle oscillation conditions to prevent the undesirable oscillation in output voltage. Predictive current control law is employed in digital current-mode controller. Based on the information of inductor current and voltage error between feedback voltage and reference voltage, the duty cycle of PWM is accordingly adjusted to control the converter to regulate the output voltage to the desired dc level.
    ADC used in digital controller is based on delay-line architecture with time-to-digital conversion, the resolution is 4 bits with 10mV LSB. PID controller is realized with look-up tables to reduce area cost. DPWM uses the counter-comparator architecture to provide accurate modulation of PWM duty cycle, the resolution is 8 bits with 3.9ns time resolution. Digital current sensor based on successive-approx- imation algorithm can realize the current sensing and quantization into single procedure, resolution is 4 bits with 93.2mA LSB, sensing range is 0-1.4A. Adaptive dead-time controller with fast detection of switching node voltage is utilized to improve power conversion efficiency and prevent occurrence of shoot-through current. A monolithic on-chip soft-start circuit is used to avoid abrupt inrush current during start-up period.
    The proposed digitally-controlled current-mode Buck converter is implemented by 0.18-μm CMOS process with 2.66mm2 chip area. Input voltage ranges from 2.3V to 4.4V, the output voltage is 1.8V, switching frequency is 1MHz, and a wide load current range 0-1A. A 230mV voltage overshoot/und- ershoot is achieved with 26μs recovery time during 500mA load current transient. The line regulation is 9.5μV/mV, and the load regulation is 18μV/mA. The maximum power efficiency is achieved with 92%.
    顯示於類別:[電機工程研究所] 博碩士論文

    文件中的檔案:

    檔案 描述 大小格式瀏覽次數
    index.html0KbHTML672檢視/開啟


    在NCUIR中所有的資料項目都受到原著作權保護.

    社群 sharing

    ::: Copyright National Central University. | 國立中央大學圖書館版權所有 | 收藏本站 | 設為首頁 | 最佳瀏覽畫面: 1024*768 | 建站日期:8-24-2009 :::
    DSpace Software Copyright © 2002-2004  MIT &  Hewlett-Packard  /   Enhanced by   NTU Library IR team Copyright ©   - 隱私權政策聲明