中大機構典藏-NCU Institutional Repository-提供博碩士論文、考古題、期刊論文、研究計畫等下載:Item 987654321/90122
English  |  正體中文  |  简体中文  |  全文筆數/總筆數 : 80990/80990 (100%)
造訪人次 : 41359636      線上人數 : 738
RC Version 7.0 © Powered By DSPACE, MIT. Enhanced by NTU Library IR team.
搜尋範圍 查詢小技巧:
  • 您可在西文檢索詞彙前後加上"雙引號",以獲取較精準的檢索結果
  • 若欲以作者姓名搜尋,建議至進階搜尋限定作者欄位,可獲得較完整資料
  • 進階搜尋


    請使用永久網址來引用或連結此文件: http://ir.lib.ncu.edu.tw/handle/987654321/90122


    題名: 具自我校正注入時序與脈波寬度技術之多頻率次諧波注入式鎖相迴路;A Multiple Frequency Sub-harmonically Injection Locked Phase Locked Loop with Self-Calibrated Injection Timing and Pulsewidth Technique
    作者: 林郁芊;Lin, Yu-Cian
    貢獻者: 電機工程學系
    關鍵詞: 注入式鎖相迴路;自我校正注入時序;Sub-harmonically injection-locked PLL;self-calibrated injection timing
    日期: 2022-09-21
    上傳時間: 2022-10-04 12:11:39 (UTC+8)
    出版者: 國立中央大學
    摘要: 本論文提出一個自適應時序及脈波寬度校正技術的次諧波注入式鎖相迴路,且具有多操作頻率的特色,可操作頻率範圍為1.2 GHz – 2.4 GHz,次諧波注入式鎖相迴路具有抑制振盪器產生之高頻相位雜訊的特色,且利用自適應時序及脈波校正的技巧,於不同操作頻率之下仍可固定注入的脈波強度,確保注入式迴路具有相同的相位雜訊抑制效果。注入式鎖相迴路的架構有許多問題可以討論,其影響最為明顯的為注入時序和注入脈波寬度,這些問題會嚴重影響注入式鎖相迴路的操作效能,除了劣化輸出時脈抖動(Jitter)與參考突波(Reference Spur)之外,甚至影響迴路的穩定,因此注入時序校正技術扮演著很重要的角色,需十分重視其中的設計。本研究採用振盪器相位之間固定之相差,自適應調整最佳的注入強度,也透過此技術使此電路可活運用在不同頻率,進一步提升應用範圍。
    電路設計與佈局採用90 nm CMOS製程來實現。在供應電壓為1 V的條件下,輸出頻率可以操作於1.2 GHz – 2.4 GHz。完成注入時序與脈波寬度校正後,次諧波注入式鎖相迴路的參考突波與主頻率的能量差為-34 dBc,輸出相位雜訊在1MHz的情況下為-110.7 dBc/Hz,整個電路的功率消耗在最高頻率2.4 GHz為4.04 mW,核心電路面積為0.102 mm2,晶片面積為1.49 mm2。;This thesis proposes a sub-harmonically injection locked phase-locked loop with self-calibrated injection timing and pulsewidth technique, The operating frequency range is 1.2 GHz – 2.4 GHz. The sub-harmonically injection locked phase-locked loop has the ability to suppress the high frequency noise generated by the oscillator. Through the use of self-calibrated injection timing and pulsewidth technique, the injected pulse intensity can still be fixed under different operating frequencies. According to the technique, it ensures that the injection loop has the same phase noise suppression effect. There are many problems in the architecture of the injection locked phase-locked loop that can be discussed. The most obvious impact is the injection timing and the injection pulsewidth. These problems will seriously affect the operation performance of the injection locked phase-locked loop. In addition to deteriorating the output clock jitter and reference spur, it also affects the stability of the loop. Therefore, the technology of injection timing correction needs to be paid high attention to. In this study, the fixed phase difference between the oscillator phases is used to adaptively adjust the optimal injection strength. This technology also enables the circuit to be used in different operation frequency to further enhance the applicability.
    This work is fabricated in 90 nm CMOS process, the output frequency range of the sub-harmonically injection phase-locked loop is 1.2 GHz - 2.4 GHz under the condition that the supply voltage is 1V. The measured phase noise at 1 MHz offset -110.7 dBc/Hz, The measured reference spur is -34 dBc. The power consumption of the circuit is 4.04 mW at the highest frequency of 2.4 GHz.
    顯示於類別:[電機工程研究所] 博碩士論文

    文件中的檔案:

    檔案 描述 大小格式瀏覽次數
    index.html0KbHTML52檢視/開啟


    在NCUIR中所有的資料項目都受到原著作權保護.

    社群 sharing

    ::: Copyright National Central University. | 國立中央大學圖書館版權所有 | 收藏本站 | 設為首頁 | 最佳瀏覽畫面: 1024*768 | 建站日期:8-24-2009 :::
    DSpace Software Copyright © 2002-2004  MIT &  Hewlett-Packard  /   Enhanced by   NTU Library IR team Copyright ©   - 隱私權政策聲明